Reliability evaluation of combinational logic circuits by symbolic simulation
暂无分享,去创建一个
[1] GERNOT METZE,et al. Fault-Tolerant Computers Using ``Dotted Logic'' Redundancy Techniques , 1972, IEEE Transactions on Computers.
[2] Jacob A. Abraham. A Combinatorial Solution to the Reliability of Interwoven Redundant Logic Networks , 1975, IEEE Transactions on Computers.
[3] Parag K. Lala,et al. Fault tolerant and fault testable hardware design , 1985 .
[4] Dhiraj K. Pradhan,et al. Design of Two-Level Fault-Tolerant Networks , 1974, IEEE Transactions on Computers.
[5] Melvin A. Breuer,et al. Digital systems testing and testable design , 1990 .
[6] Randal E. Bryant,et al. Graph-Based Algorithms for Boolean Function Manipulation , 1986, IEEE Transactions on Computers.
[7] Anthony S. Wojcik,et al. A General, Constructive Approach to Fault-Tolerant Design Using Redundancy , 1989, IEEE Trans. Computers.
[8] Rein Teoste,et al. Digital Circuit Redundancy , 1964 .
[9] S. Yang,et al. Logic Synthesis and Optimization Benchmarks User Guide Version 3.0 , 1991 .
[10] Robert S. Swarz,et al. The theory and practice of reliable system design , 1982 .
[11] Ahmed E. Barbour. Solutions to the Minimization Problem of Fault-Tolerant Logic Circuits , 1992, IEEE Trans. Computers.