100-nm n-/p-channel I-MOS using a novel self-aligned structure
暂无分享,去创建一个
[1] Yuan Taur,et al. Device scaling limits of Si MOSFETs and their application dependencies , 2001, Proc. IEEE.
[2] I. Eisele,et al. Scaling issues of n-channel vertical tunnel FET with /spl delta/p/sup +/ SiGe layer , 2004, Conference Digest [Includes 'Late News Papers' volume] Device Research Conference, 2004. 62nd DRC..
[3] Chenming Hu. Device challenges and opportunities , 2004, Digest of Technical Papers. 2004 Symposium on VLSI Technology, 2004..
[4] K. Gopalakrishnan,et al. I-MOS: a novel semiconductor device with a subthreshold slope lower than kT/q , 2002, Digest. International Electron Devices Meeting,.
[5] Byung-Gook Park,et al. A new fabrication method for self-aligned nanoscale I-MOS (impact-ionization MOS) , 2004, Conference Digest [Includes 'Late News Papers' volume] Device Research Conference, 2004. 62nd DRC..