100-nm n-/p-channel I-MOS using a novel self-aligned structure

We have fabricated a 100-nm n-/p-channel I-MOS by adopting a novel structure. The proposed structure shows some advantages over the conventional one in terms of self-alignment and reduced number of photolithography masks. It leads to low fabrication cost, accelerated scaling down, and enhanced performance due to reduced parasitic elements. It shows a normal transistor operation with small subthreshold swing less than 11.8 mV/dec at room temperature. The n- and p-channel I-MOS have an ON/OFF current of 81.1/2.8 and 78.2/3.4 /spl mu/A per /spl mu/m, respectively. The device performance provides a promise for near-ideal switch application.

[1]  Yuan Taur,et al.  Device scaling limits of Si MOSFETs and their application dependencies , 2001, Proc. IEEE.

[2]  I. Eisele,et al.  Scaling issues of n-channel vertical tunnel FET with /spl delta/p/sup +/ SiGe layer , 2004, Conference Digest [Includes 'Late News Papers' volume] Device Research Conference, 2004. 62nd DRC..

[3]  Chenming Hu Device challenges and opportunities , 2004, Digest of Technical Papers. 2004 Symposium on VLSI Technology, 2004..

[4]  K. Gopalakrishnan,et al.  I-MOS: a novel semiconductor device with a subthreshold slope lower than kT/q , 2002, Digest. International Electron Devices Meeting,.

[5]  Byung-Gook Park,et al.  A new fabrication method for self-aligned nanoscale I-MOS (impact-ionization MOS) , 2004, Conference Digest [Includes 'Late News Papers' volume] Device Research Conference, 2004. 62nd DRC..