UVeriESD: An ESD verification tool for SoC design

This paper describes an ESD verification methodology that is applied at several points in the design process. By identifying ESD reliability hazards at each step in the design flow, the amount of redesign needed to address ESD reliability issues is greatly reduced. The checker efficiently computes power bus parasitic resistances, allowing it to be used during floor planning when the library is unavailable; it finds the three shortest ESD paths between any two external pads, allowing the checker to be used during IO ring placement before completion of the chip layout; it processes the GDS file and checks the voltage drop between any two ESD devices; it simulates the voltage drop across each ESD device in the discharge path in order to detect ESD design flaws. The ESD checker can be used with or without the actual extracted netlist, i.e., with either a DSPF or a DEF file.

[1]  D. Schmitt-Landsiedel,et al.  Chip-level ESD simulation for fail detection and design guidance , 2004, 2004 IEEE International Reliability Physics Symposium. Proceedings.

[2]  M. Baird,et al.  VerifyESD: a tool for efficient circuit level ESD simulations of mixed-signal ICs , 2000, Electrical Overstress/Electrostatic Discharge Symposium Proceedings 2000 (IEEE Cat. No.00TH8476).

[3]  C. Duvvury,et al.  Analysis of ESD protection components in 65nm CMOS technology: Scaling perspective and impact on ESD design window , 2005, 2005 Electrical Overstress/Electrostatic Discharge Symposium.

[4]  Shunhua Chang,et al.  ESD design automation for a 90nm ASIC design system , 2004, 2004 Electrical Overstress/Electrostatic Discharge Symposium.

[5]  T. Smedes,et al.  Automatic layout based verification of electrostatic discharge paths , 2001, 2001 Electrical Overstress/Electrostatic Discharge Symposium.

[6]  Sung-Mo Kang,et al.  ESD design rule checker , 2001, ISCAS 2001. The 2001 IEEE International Symposium on Circuits and Systems (Cat. No.01CH37196).

[7]  Fumihiro Minami,et al.  Full-chip analysis method of ESD protection network , 2004, International Symposium on Signals, Circuits and Systems. Proceedings, SCS 2003. (Cat. No.03EX720).

[8]  C. Duvvury,et al.  An automated tool for detecting ESD design errors , 1998, Electrical Overstress/ Electrostatic Discharge Symposium Proceedings. 1998 (Cat. No.98TH8347).

[9]  Sung-Mo Kang,et al.  Full chip ESD design rule checking , 2001, ISCAS 2001. The 2001 IEEE International Symposium on Circuits and Systems (Cat. No.01CH37196).

[10]  Edsger W. Dijkstra,et al.  A note on two problems in connexion with graphs , 1959, Numerische Mathematik.