This paper presents the novel behavioral architecture of LSCIC (layered scalable concurrent image compression) pre processor chip by utilizing scalable compression algorithm. This design separates enhanced and base layer pixels prior to concurrent compression operation in the coders. This paper also proposes a mathematical technique to snub the data signal errors by virtue of vector norm and eigen values by controlling matrix condition number. Before attempting the behavioral design, a mathematical model is developed with timing and control signal constraints to avoid collision of signals. Simulation and synthesis procedures with successful synthesis report are also presented to verify the effectiveness of algorithm showing the correct operation of designed architecture
[1]
Markus Theißinger,et al.
CASTLE: an interactive environment for HW-SW Co-Design
,
1994,
CODES.
[2]
James R. Armstrong,et al.
VHDL Design Representation and Synthesis
,
2000
.
[3]
Shi Feng,et al.
Serial ALU Simulation with Timing and Signal Constraints
,
2006
.
[4]
石峰,et al.
Scalable Compression Algorithm for Video Monitoring System
,
2003
.
[5]
K. Muhammad,et al.
Data acquisition and handling for the simulation of ASIC by utilizing SW/HW co-design methodology
,
2005,
Proceedings of the IEEE Symposium on Emerging Technologies, 2005..
[6]
Shi Feng.
Scalable Compression Algorithm for Video Monitoring System
,
2003
.