Efficient charge recovery logic for power gating in logic circuits

This paper focuses on reducing the power, area and the gate counts. In this paper, Asynchronous Coarse Grain Power gated Logic (ACGPL) has been implemented. This design comprises both the advantage of Asynchronous circuits and adiabatic logic design. Each pipeline stage in the ACGPL consists of adiabatic logic gate and handshake controller. Adiabatic logic gate is used to perform the logic function of the stage and the handshake controller is used to communicate with the neighboring devices and provide power to logic gates. In the ACGPL circuit, logic gates obtain power and turn into active only when performing useful computations, and idle logic gates are not powered and thus have negligible leakage power dissipation. The Partial Charge Reuse (PCR) mechanism can also be integrated in this paper which is used to control the charge reuse between two stages. The work involves the comparison of Asynchronous Coarse Grain Power gated Logic (ACGPL) with the Asynchronous Adiabatic Power gated Logic (AAPL). The main drawback of fine grain power gating is adding a sleep transistor to every cell that is to be turned off imposes a large area penalty, and individually gating the power of every cluster of cells creates timing issue introduced by inter-cluster voltage variation that are difficult to resolve. Most power-gating designs prefer the “coarse-grain” sleep transistor implementation than the “fine-grain” implementation which incurs large area penalty and higher PVT sensitivity. The ACPL with PCR (ACGPL-PCR) is compared with the AAPL without PCR (AAPL w/o PCR). The ACGPL-PCR is 13% better than the AAPL w/o PCR.

[1]  Y. Oowaki A sub-0.1um circuit design with substrate-over-biasing , 1998 .

[2]  Mark C. Johnson,et al.  Estimation of standby leakage power in CMOS circuits considering accurate modeling of transistor stacks , 1998, ISLPED '98.

[3]  Vivek De,et al.  Simultaneous power supply, threshold voltage, and transistor size optimization for low-power operation of CMOS circuits , 1998, IEEE Trans. Very Large Scale Integr. Syst..

[4]  David Harris,et al.  CMOS VLSI Design: A Circuits and Systems Perspective , 2004 .

[5]  Muhammad Arsalan,et al.  Asynchronous Adiabatic Logic , 2007, 2007 IEEE International Symposium on Circuits and Systems.

[6]  G. Karthikeyan,et al.  Asynchronous fine-grain power-gated logic , 2014, International Conference on Information Communication and Embedded Systems (ICICES2014).

[7]  Yong-Bin Kim,et al.  Standby Leakage Power Reduction Technique for Nanoscale CMOS VLSI Systems , 2010, IEEE Transactions on Instrumentation and Measurement.

[8]  Meng-Chou Chang,et al.  Handshaking quasi-adiabatic logic , 2009, 2009 52nd IEEE International Midwest Symposium on Circuits and Systems.

[9]  Saibal Mukhopadhyay,et al.  Leakage current mechanisms and leakage reduction techniques in deep-submicrometer CMOS circuits , 2003, Proc. IEEE.