FDTD/spl I.bar/SPICE analysis of EMI and SSO of LSI ICs using a full chip macro model

A method of macro modeling the power and ground circuits of an LSI IC taking into account internal gates has been proposed. Major contributors to simultaneous switching output noise (SSO) and electromagnetic interference (EMI) are the power and ground currents of clock circuits in internal gates which are modeled using simple flip-flop circuits by summing their gate widths and interconnection capacitances. Using such a macro model, methods for reducing SSO and EMI for such LSI chips are analyzed by FDTD/spl I.bar/SPICE. It is shown that the major contributor to SSO and EMI is not I/O circuitry but internal gates. The most effective way to reduce such noise is to implement large decoupling capacitors into a chip.

[1]  Allen Taflove,et al.  FD-TD modeling of digital signal propagation in 3-D circuits with passive and active loads , 1994 .

[2]  N. Matsui,et al.  SPICE based analysis of radiation from PCBs and related structures , 1997, IEEE 1997, EMC, Austin Style. IEEE 1997 International Symposium on Electromagnetic Compatibility. Symposium Record (Cat. No.97CH36113).

[3]  Neven Orhanovic,et al.  Nonlinear Full Wave Time Domain Solutions using FDTD_SPICE for High Speed Digital and RF , 2001 .

[4]  C. Durney,et al.  Extending the two-dimensional FDTD method to hybrid electromagnetic systems with active and passive lumped elements , 1992 .

[5]  Kenji Shimazaki,et al.  LEMINGS: LSI's EMI-noise analysis with gate level simulator , 2000, Proceedings IEEE 2000 First International Symposium on Quality Electronic Design (Cat. No. PR00525).