On performance of series connected CMOS vertical hall devices

Series connected (stacked) CMOS vertical Hall devices were analyzed on the basis of performance of a single five contacts device biased at different common mode voltages with respect to the substrate. The uneven influence of junction field effect on residual offset voltage, sensitivity and residual offset equivalent magnetic field was studied. It was shown that though junction field effect leads to some increase in offset voltage for devices with higher common mode, this effect can be minimized through suitable biasing.

[1]  R. Popovic,et al.  The vertical hall-effect device , 1984, IEEE Electron Device Letters.

[2]  P. Kejik,et al.  First fully CMOS-integrated 3D Hall probe , 2005, The 13th International Conference on Solid-State Sensors, Actuators and Microsystems, 2005. Digest of Technical Papers. TRANSDUCERS '05..

[3]  Enrico Schurig,et al.  Highly sensitive vertical hall sensors in CMOS technology , 2005 .

[4]  Christian Schott,et al.  Contactless 360° absolute angular CMOS microsystem based on vertical Hall sensors , 2004 .

[5]  A. Ivanov,et al.  Integrated vector sensor and magnetic compass using a novel 3D Hall structure , 2001 .

[6]  M. Geske,et al.  The Hall Effect in Silicon Circuits , 1980 .

[7]  Maher Kayal,et al.  Auto-zero differential difference amplifier , 2000 .

[8]  Christian Schott,et al.  0.2 mT Residual offset of CMOS integrated vertical Hall sensors , 2004 .