Optimization of analog IC test structures

A methodology for designing optimal analog integrated circuit test structures is presented. An optimal test structure is a circuit which allows one to characterize a specified set of circuit parameters as accurately as possible in the presence of measurement noise and other potential errors. The methodology is based upon recently developed statistical techniques for optimal design of experiments; these techniques allow analog systems to be characterized as accurately and efficiently as possible, thereby reducing cost and/or increasing accuracy. The usefulness of the methodology is illustrated with a fabricated circuit. The most interesting result is that relatively complex circuits are frequently more efficient than commonly used simple circuits.

[1]  R. H. Hardin,et al.  A new approach to the construction of optimal designs , 1993 .

[2]  S. B. Crary Optimal design of experiments for sensor calibration , 1991, TRANSDUCERS '91: 1991 International Conference on Solid-State Sensors and Actuators. Digest of Technical Papers.

[3]  Alan J. Miller,et al.  A review of some exchange algorithms for constructing discrete D-optimal designs , 1992 .

[4]  Robert Hooke,et al.  `` Direct Search'' Solution of Numerical and Statistical Problems , 1961, JACM.

[5]  George E. P. Box,et al.  Empirical Model‐Building and Response Surfaces , 1988 .

[6]  T.M. Souders,et al.  Cutting the high cost of testing , 1991, IEEE Spectrum.

[7]  E. Felt,et al.  Measurement And Modeling Of MOS Transistor Current Mismatch In Analog IC's , 1994, IEEE/ACM International Conference on Computer-Aided Design.

[8]  Gerard N. Stenbakken,et al.  Test-point selection and testability measures via QR factorization of linear models , 1987, IEEE Transactions on Instrumentation and Measurement.