Low Power Design of Embedded SOC for TPM with Standard Library of 28 nm CMOS
暂无分享,去创建一个
[1] Kaushik Roy,et al. Low-Power CMOS VLSI Circuit Design , 2000 .
[2] Keshab K. Parhi,et al. VLSI digital signal processing systems , 1999 .
[3] Robert C. Aitken,et al. Low Power Methodology Manual - for System-on-Chip Design , 2007 .
[4] Yue Jin,et al. Integrating operation scheduling and binding for functional unit power-gating in high-level synthesis , 2017, 2017 IEEE 12th International Conference on ASIC (ASICON).
[5] Eby G. Friedman,et al. Adaptive power gating of 32-bit Kogge Stone adder , 2016, Integr..
[6] Gary K. Yeap,et al. Practical Low Power Digital VLSI Design , 1997 .
[7] Yasuhiro Sato,et al. An STM-16 Frame Termination VLSI With 2.5-Gb/s/Pin Input/Output Buffers: High-Speed and Low-Power Multi- $\mathrm{V}_{\rm DD}$ CMOS/SIMOX Techniques , 2015, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.
[8] Jie Li,et al. Cache Power Optimization Based on Compare-Based Adaptive Clock Gating and Its 65nm SoC Implementation , 2017 .
[9] Sarah Theiss. An Asic Low Power Primer Analysis Techniques And Specification , 2016 .
[10] R. Sindhu Reddy,et al. Probability-Driven Multibit Flip-Flop Integration with Clock Gating , 2018 .
[11] Ching-Hwa Cheng,et al. A low-power multi-Vdd dual-core motion estimation chip design and implementation for wireless panoramic endoscopy , 2016, 2016 5th International Symposium on Next-Generation Electronics (ISNE).