A design of ultra-low noise LDO using noise reduction network techniques

This paper presents an ultra-low noise low-dropout (LDO) regulators for powering RF applications. The proposed LDO employs two internal noise reduction network at the output of the bandgap reference (BGR), and between output and feedback resistors node (VFB in Fig. 1) of LDO to achieve ultra-low noise at interest frequencies. The 5-bits controlled resistor ladder is adopted to compensate the process, voltage, and temperature (PVT) variations. The output voltage level of LDO can be from 1.05 V to 2.6 V with trimming step of 50 mV. The highest output noise of the LDO is 64.52 nV/VHz at 10 KHz. The proposed LDO is implemented in CMOS 55 nm technology with the die size of 480 μm × 330 μm.

[1]  Jinguang Jiang,et al.  Ultra-low noise and high PSR LDO design , 2013, 2013 IEEE 10th International Conference on ASIC.

[2]  Franco Maloberti,et al.  A low noise, high power supply rejection low dropout regulator for wireless system-on-chip applications , 2005, Proceedings of the IEEE 2005 Custom Integrated Circuits Conference, 2005..

[3]  Bertan Bakkaloglu,et al.  A Low-Noise Output Capacitorless Low-Dropout Regulator With a Switched-RC Bandgap Reference , 2017, IEEE Transactions on Power Electronics.

[4]  Kae Wong,et al.  A 150mA Low Noise, High PSRR Low-Dropout Linear Regulator in 0.13μm Technology for RF SoC Applications , 2006, 2006 Proceedings of the 32nd European Solid-State Circuits Conference.