Reconfigurable parallel comparation architecture and its application to IP packet filters
暂无分享,去创建一个
We propose a novel architecture for variable comparator named RPCA (Reconfigurable Parallel Comparation Architecture) making full use of the reconfigurability of FPGA. In the RPCA, an appropriate comparator to each task can be chosen and implemented under the speed/data-size tradeoff. An RPCA-based pack-filter prototype using XILINX XCV300E-6PQ240C and RealTeK RTL8201BL is developed and filtering speed of 120ns for 128 IPs and 1,360ns for 2,048 IPs are obtained under the speed/data-size trade-off.
[1] Jim Tørresen,et al. Exploiting reconfigurable hardware for network security , 2003, 11th Annual IEEE Symposium on Field-Programmable Custom Computing Machines, 2003. FCCM 2003..
[2] William H. Mangione-Smith,et al. Specialized Hardware for Deep Network Packet Filtering , 2002, FPL.
[3] Jon Postel,et al. Internet Protocol , 1981, RFC.