A 10-MHz BW 77.9 dB SNDR DT MASH $\Delta\!\Sigma$ ADC With NC-VCO-Based Quantizer and OPAMP Sharing

This paper presents a power efficient discrete-time (DT) multi-stage noise-shaping (MASH) delta–sigma analog-to-digital converter (ADC) in $0.18~\mu \text{m}$ CMOS process for wide band applications. A noise-coupled voltage-controlled oscillator (VCO)-based quantizer is used to achieve second or higher order of noise shaping. This structure is power and area efficient as well as simple to implement, since it consists mostly of digital blocks. A 2–2 MASH modulator has been implemented by employing the NC-VCO-based quantizer as the second stage. This helps to overcome the VCO nonlinearity issue, since it only processes the quantization error of the first stage, and improve the dynamic range (DR). The first stage is implemented as a second-order modulator in modified feedback (CIFB) architecture. It consists of two integrators and a 4-bit quantizer. For enhanced power efficiency, opamp sharing is used between the second integrator of the first stage and the adder of second stage. The adder is used to extract the quantization error and also to implement the second stage. The prototype ADC achieves a peak SNDR and SNR of 77.9 and 79.1 dB, respectively, over a 10-MHz bandwidth with a 160-MHz sampling rate. The total power consumption including output buffers, is 19.6 mW from 1.8 V/1.5 V supplies, resulting in Walden and Schreier figures-of-merit of 152 fJ/Conv and 168 dB, respectively.

[1]  Nan Sun,et al.  An Energy-Efficient Hybrid SAR-VCO $\Delta \Sigma $ Capacitance-to-Digital Converter in 40-nm CMOS , 2017, IEEE Journal of Solid-State Circuits.

[2]  Sudhakar Pamarti,et al.  Linearization Through Dithering: A 50 MHz Bandwidth, 10-b ENOB, 8.2 mW VCO-Based ADC , 2015, IEEE Journal of Solid-State Circuits.

[3]  Gabor C. Temes,et al.  Single-Loop Delta-Sigma ADC Using Noise-Coupled VCO Quantizer , 2018, 2018 IEEE 61st International Midwest Symposium on Circuits and Systems (MWSCAS).

[4]  D.A. Johns,et al.  A 12-bit 3.125 MHz Bandwidth 0–3 MASH Delta-Sigma Modulator , 2009, IEEE Journal of Solid-State Circuits.

[5]  Belén Pérez-Verdú,et al.  Fourth-order cascade SC /spl Sigma//spl Delta/ modulators: a comparative study , 1998 .

[6]  Zhao Li,et al.  A 72 dB-DR 465 MHz-BW Continuous-Time 1-2 MASH ADC in 28 nm CMOS , 2016, IEEE Journal of Solid-State Circuits.

[7]  Jaewook Kim,et al.  Analysis and Design of Voltage-Controlled Oscillator Based Analog-to-Digital Converter , 2010, IEEE Transactions on Circuits and Systems I: Regular Papers.

[8]  Jose Silva-Martinez,et al.  A 43-mW MASH 2-2 CT $\Sigma \Delta$ Modulator Attaining 74.4/75.8/76.8 dB of SNDR/SNR/DR and 50 MHz of BW in 40-nm CMOS , 2017, IEEE Journal of Solid-State Circuits.

[9]  Gabor C. Temes,et al.  Understanding Delta-Sigma Data Converters , 2004 .

[10]  Pavan Kumar Hanumolu,et al.  A 12.5-bit 4 MHz 13.8 mW MASH $\Delta \Sigma$ Modulator With Multirated VCO-Based ADC , 2012, IEEE Transactions on Circuits and Systems I: Regular Papers.

[11]  Franco Maloberti,et al.  A 4.2-mW 77.1-dB SNDR 5-MHz BW DT 2-1 MASH $\Delta \Sigma $ Modulator With Multirate Opamp Sharing , 2017, IEEE Transactions on Circuits and Systems I: Regular Papers.

[12]  Amr Elshazly,et al.  A 16-mW 78-dB SNDR 10-MHz BW CT $\Delta \Sigma$ ADC Using Residue-Cancelling VCO-Based Quantizer , 2012, IEEE Journal of Solid-State Circuits.

[13]  Yves Rolain,et al.  Multirate Cascaded Discrete-Time Low-Pass ΔΣ Modulator for GSM/Bluetooth/UMTS , 2010, IEEE Journal of Solid-State Circuits.

[14]  Gabor C. Temes,et al.  A 13b-ENOB Noise Shaping SAR ADC with a Two-Capacitor DAC , 2018, 2018 IEEE 61st International Midwest Symposium on Circuits and Systems (MWSCAS).

[15]  Gabor C. Temes,et al.  A 75-dB SNDR, 5-MHz Bandwidth Stage-Shared 2-2 MASH ΔΣ Modulator Dissipating 16 mW Power. , 2012 .

[16]  Seung-Hoon Lee,et al.  A 72.9-dB SNDR 20-MHz BW 2-2 Discrete-Time Resolution-Enhanced Sturdy MASH Delta–Sigma Modulator Using Source-Follower-Based Integrators , 2018, IEEE Journal of Solid-State Circuits.

[17]  Ángel Benito Rodríguez Vázquez,et al.  Fourth-order cascade SC ΣΔ modulators: a comparative study , 1998 .

[18]  Andrea Bevilacqua,et al.  An A/D Converter for Multimode Wireless Receivers, Based on the Cascade of a Double-Sampling$SigmaDelta$Modulator and a Flash Converter , 2006, IEEE Transactions on Circuits and Systems I: Regular Papers.

[19]  Gabor C. Temes,et al.  Two-stage ΔΣ ADC with noise-coupled VCO-based quantizer , 2015, 2015 IEEE International Symposium on Circuits and Systems (ISCAS).

[20]  Pavan Kumar Hanumolu,et al.  A double-sampled low-distortion cascade ΔΣ modulator with an adder/integrator for WLAN application , 2011, 2011 IEEE Custom Integrated Circuits Conference (CICC).

[21]  F. Maloberti,et al.  A 88-dB DR, 84-dB SNDR Very Low-Power Single Op-Amp Third-Order $\Sigma \Delta$ Modulator , 2012, IEEE Journal of Solid-State Circuits.

[22]  Seung-Chul Lee,et al.  A 15-MHz Bandwidth 1-0 MASH $\Sigma \Delta $ ADC With Nonlinear Memory Error Calibration Achieving 85-dBc SFDR , 2014, IEEE Journal of Solid-State Circuits.

[23]  Gabor C. Temes,et al.  Passive 3rd order delta-sigma ADC with VCO-based quantizer , 2017, 2017 IEEE 60th International Midwest Symposium on Circuits and Systems (MWSCAS).

[24]  G. Temes,et al.  Wideband low-distortion delta-sigma ADC topology , 2001 .

[25]  Bin-Da Liu,et al.  Analyses of Splittable Amplifier Technique and Cancellation of Memory Effect for Opamp Sharing , 2017, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.

[26]  Taewook Kim,et al.  A 4th-Order Continuous-Time Delta-Sigma Modulator Using 6-bit Double Noise-Shaped Quantizer , 2017, IEEE Journal of Solid-State Circuits.

[27]  Jieh-Tsorng Wu,et al.  A 81-dB Dynamic Range 16-MHz Bandwidth $\Delta\Sigma$ Modulator Using Background Calibration , 2013, IEEE Journal of Solid-State Circuits.

[28]  Michael H. Perrott,et al.  A 12-Bit, 10-MHz Bandwidth, Continuous-Time ΣΔ ADC With a 5-Bit, 950-MS/s VCO-Based Quantizer , 2008, VLSIC 2008.