A SystemC AMS model of an 12C bus controller
暂无分享,去创建一个
The authors present the design of an intellectual property (IP) modeling the interface controller for an inter-integrated controller channel (I2C) bus. AMS IPs such as bus interfaces, whose behaviour follows the bus protocols in terms of packet structure, timing constraints or control modes can offer solutions for the issue of communications between a system on a chip and its external environment. The model of our controller is written in SystemC in association with a SystemC-AMS description of the analog block. Simulation results are presented
[1] M. Ingels,et al. A fully-integrated single-chip SOC for Bluetooth , 2001, 2001 IEEE International Solid-State Circuits Conference. Digest of Technical Papers. ISSCC (Cat. No.01CH37177).
[2] J. M. Rochelle,et al. MEMS sensors and wireless telemetry for distributed systems , 1998, Smart Structures.
[3] Jean Oudinot,et al. Full Transceiver Circuit Simulation using VHDL-AMS , 2002, ESM.