We present a novel half-select disturb free transistor SRAM cell. The cell is 6T based and utilizes decoupling logic. It employs gated inverter SRAM cells to decouple the column select read disturb scenario in half-selected columns which is one of the impediments to lowering cell voltage. Furthermore, “false read” before write operation, common to conventional 6T designs due to bit-select and wordline timing mismatch, is eliminated using this design. Two design styles are studied to account for the emerging needs of technology scaling as designs migrate from 90 to 65 nm PD/SOI technology nodes. Namely we focus on a 90 nm PD/SOI sense Amp based and 65 nm PD/SOI domino read based designs. For the sense Amp based design, read disturbs to the fully-selected cell can be further minimized by relying on a read-assist array architecture which enables discharging the bit-line (BL) capacitance to GND during a read operation. This together with the elimination of half-select disturbs enhance the overall array low voltage operability and hence reduce power consumption by 20%-30%. The domino read based SRAM design also exploits the proposed cell to enhance cell stability while reducing the overall power consumption more than 30% by relying on a dynamic dual supply technique in combination of cell design and peripheral circuitry. Because half-selected columns/cells are inherently protected by the proposed scheme, the dynamic supply “High” voltage is only applied to read selected columns/cells, while dynamic supply “Low” is employed in all other situations, thereby reducing the overall design power. A short bitline loading of 16 cells/BL is adopted to achieve high-performance low-power operation and lower bitline capacitance to improve stability. A newly developed fast Monte Carlo based statistical method is used to analyze such a unique cell, and 65 nm design simulations are carried out at 5 GHz. The feasibility of the cell and sensitivity to sense Amp timing has been proved by fabricating a 32 kb array in a 90-nm PD/SOI technology. Hardware experiments and simulation results show improvements of cell Vddmin over traditional 6T cells by more than 150 mV for 90 nm PD/SOI technology. Also experimental results based on fabricated 65 nm PD/SOI (1.6 kb/site × 80 sites) hardware also asserts half-select disturb elimination and hence the ability to enable significant power savings. The performance and speed are shown to be comparable with the conventional 6T design.
[1]
Anna W. Topol,et al.
Stable SRAM cell design for the 32 nm node and beyond
,
2005,
Digest of Technical Papers. 2005 Symposium on VLSI Technology, 2005..
[2]
Ching-Te Chuang,et al.
Variability analysis for sub-100 nm PD/SOI CMOS SRAM cell
,
2004,
Proceedings of the 30th European Solid-State Circuits Conference.
[3]
Rajiv V. Joshi,et al.
A Disturb Decoupled Column Select 8T SRAM Cell
,
2007,
2007 IEEE Custom Integrated Circuits Conference.
[4]
H. Pilo,et al.
An SRAM Design in 65-nm Technology Node Featuring Read and Write-Assist Circuits to Expand Operating Voltage
,
2007,
IEEE Journal of Solid-State Circuits.
[5]
Kiyoo Itoh,et al.
Reviews and future prospects of low-voltage embedded RAMs
,
2004,
Proceedings of the IEEE 2004 Custom Integrated Circuits Conference (IEEE Cat. No.04CH37571).
[6]
Rajiv V. Joshi,et al.
A floating-body dynamic supply boosting technique for low-voltage sram in nanoscale PD/SOI CMOS technologies
,
2007,
Proceedings of the 2007 international symposium on Low power electronics and design (ISLPED '07).
[7]
Rajiv V. Joshi,et al.
Mixture importance sampling and its application to the analysis of SRAM designs in the presence of rare failure events
,
2006,
2006 43rd ACM/IEEE Design Automation Conference.
[8]
R.V. Joshi,et al.
A Low Power and High Performance SOI SRAM Circuit Design with Improved Cell Stability
,
2006,
2006 IEEE international SOI Conferencee Proceedings.
[9]
S. Burns,et al.
An SRAM Design in 65nm and 45nm Technology Nodes Featuring Read and Write-Assist Circuits to Expand Operating Voltage
,
2006,
2006 Symposium on VLSI Circuits, 2006. Digest of Technical Papers..
[10]
C. Wann,et al.
SRAM cell design for stability methodology
,
2005,
IEEE VLSI-TSA International Symposium on VLSI Technology, 2005. (VLSI-TSA-Tech)..
[11]
M. Khellah,et al.
Wordline & Bitline Pulsing Schemes for Improving SRAM Cell Stability in Low-Vcc 65nm CMOS Designs
,
2006,
2006 Symposium on VLSI Circuits, 2006. Digest of Technical Papers..
[12]
N. Vallepalli,et al.
A 3-GHz 70MB SRAM in 65nm CMOS technology with integrated column-based dynamic power supply
,
2005,
ISSCC. 2005 IEEE International Digest of Technical Papers. Solid-State Circuits Conference, 2005..