FPGA Logic Circuit Implementation and Synthesis with VHDL Programming: A Learning Approach
暂无分享,去创建一个
Mutiu Adesina Adegboye | James Agajo | L. A. Ajao | A. O. Ajao | A. A. Yunus | Lukman Adewale Ajao | J. Agajo | M. Adegboye | A. Ajao | A. A. Yunus
[1] William Kleitz. Digital Electronics with VHDL (Quartus II Version) , 2005 .
[2] M. R. Ahsan,et al. Hardware modeling of binary coded decimal adder in FPGA , 2012 .
[3] Wael El-Medany,et al. FPGA Implementation of CRC with Error Correction , 2012 .
[4] B RashmiS.,et al. Design of Optimized Reversible BCD Adder/Subtractor , 2011 .
[5] Waleed F. Sharif. Design of FPGA based PID-like Fuzzy Controller for Industrial Applications , 2007 .
[6] Shefali Mamataj,et al. A More Effective Realization Of BCD Adder By Using A New Reversible Logic BBCDC , 2014 .
[7] William Kleitz. Digital Electronics with VHDL , 2003 .
[8] Lukman Adewale Ajao,et al. Project-Based Microcontroller System Laboratory Using BK300 Development Board With PIC16F887 Chip , 2015 .
[9] Selangor Darul Ehsan,et al. FPGA-based Implementation of Digital Logic Design using Altera DE2 Board , 2009 .
[10] G. Bioul,et al. Synthesis of Arithmetic Circuits: FPGA, ASIC and Embedded Systems , 2006 .
[11] James Agajo,et al. Learning of Embedded System Design, Simulation and Implementation: A Technical Approach , 2016 .
[12] Michael F. Cowlishaw,et al. Decimal floating-point: algorism for computers , 2003, Proceedings 2003 16th IEEE Symposium on Computer Arithmetic.