Efficient production of computer-based training in chip design
暂无分享,去创建一个
Chip and system design can be made more efficient and attractive by using multimedia training techniques. In our case, these techniques are employed as a supplement of classical teaching. We point out the need for the development of own computer based training material (CBT). To reduce the high expenses of multimedia productions, we propose a universal reference model as a framework for CBTs in many technical areas. We demonstrate the applicability of the reference model to a CBT system "VeriBox", which introduces the hardware description language VERILOG and the associated logic synthesis.
[1] Alfred Schreiber. CBT-Anwendungen professionell entwickeln , 1998 .
[2] Ulrich Golze. VLSI Chip Design with the Hardware Description Language VERILOG , 1996, Springer Berlin Heidelberg.
[3] Ken Coffman. Real World FPGA Design with Verilog , 1999 .