Counter-strategy guided refinement of GR(1) temporal logic specifications
暂无分享,去创建一个
[1] Krishnendu Chatterjee,et al. Environment Assumptions for Synthesis , 2008, CONCUR.
[2] Viktor Schuppan,et al. RATSY - A New Requirements Analysis Tool with Synthesis , 2010, CAV.
[3] Amir Pnueli,et al. Synthesis of Reactive(1) designs , 2006, J. Comput. Syst. Sci..
[4] Amir Pnueli,et al. On the synthesis of a reactive module , 1989, POPL '89.
[5] Jan Maluszy¿ski. Verification, Model Checking, and Abstract Interpretation , 2009, Lecture Notes in Computer Science.
[6] Roderick Bloem,et al. Debugging formal specifications using simple counterstrategies , 2009, 2009 Formal Methods in Computer-Aided Design.
[7] Sanjit A. Seshia,et al. Mining assumptions for synthesis , 2011, Ninth ACM/IEEE International Conference on Formal Methods and Models for Codesign (MEMPCODE2011).
[8] Ufuk Topcu,et al. Receding Horizon Temporal Logic Planning , 2012, IEEE Transactions on Automatic Control.
[9] Orna Kupferman,et al. Safraless Compositional Synthesis , 2006, CAV.
[10] Ufuk Topcu,et al. Distributed power allocation for vehicle management systems , 2011, IEEE Conference on Decision and Control and European Control Conference.