Soft error analysis of MTJ-based logic-in-memory full adder: Threats and solution
暂无分享,去创建一个
MTJ-based logic-in-memory architecture, where MTJ memory elements with spin-injection write capability are distributed over a logic-circuit plane, is attractive design template to realize ultra-low-power and reduced interconnection delay. Moreover, because of advantages of MTJ cells i.e., large resistance ratio, virtually unlimited endurance, fast read/write accessibility, scalability, CMOS-process compatibility, non-volatility and robustness to soft errors, this architecture is expected to realize soft error robustness. In this paper, a robust logic-in-memory full adder architecture is designed based on susceptibility analyses which is done in previous papers.
[1] C. Chappert,et al. Hardening techniques for MRAM-based non-volatile storage cells and logic , 2011, 2011 12th European Conference on Radiation and Its Effects on Components and Systems.
[2] Jacques-Olivier Klein,et al. Design and Analysis of Radiation Hardened Sensing Circuits for Spin Transfer Torque Magnetic Memory and Logic , 2014, IEEE Transactions on Nuclear Science.
[3] Israel Koren,et al. Fault-sensitivity analysis and reliability enhancement of analog-to-digital converters , 2003, IEEE Trans. Very Large Scale Integr. Syst..