Critical charge calculations for a bipolar SRAM array

The critical charge, Q{sub crit}, of a memory array storage cell is defined as the largest charge that can be injected without changing the cell`s logic state. The Q{sub crit} of a Schottky-coupled complementary bipolar SRAM array is evaluated in detail. An operational definition of critical charge is made, and the critical charge for the cell is determined by circuit simulation. The dependence of critical charge on upset-pulse wave shape, statistical variations of power supply voltage, temperature gradients, manufacturing process tolerances, and design-related influences due to word- and drain-line resistance was also calculated. A 2{times} range in Q{sub crit} is obtained for the SRAM memory array cell from simulations of normal ({+-}3{sigma}) variations in manufacturing process tolerances, the shape of the upset current pulse, and local cell temperatures. Using SEMM, a 60{times} variation of the soft-error rate (SER) is obtained for this range in Q{sub crit}. The calculated SER is compared to experimental values for the chip obtained by accelerated testing. It is concluded that a range in values of the critical charge of a cell due to normal manufacturing and operating tolerances must be considered when calculating soft-error rates for a chip.

[1]  James F. Ziegler,et al.  Terrestrial cosmic rays , 1996, IBM J. Res. Dev..

[2]  E. A. Burke,et al.  Calculation of Cosmic-Ray Induced Soft Upsets and Scaling in VLSI Devices , 1982, IEEE Transactions on Nuclear Science.

[3]  E. C. Smith,et al.  Simulation of Cosmic-Ray Induced Soft Errors and Latchup in Integrated-Circuit Computer Memories , 1979, IEEE Transactions on Nuclear Science.

[4]  John A. Zoutendyk Modeling of Single-Event Upset in Bipolar Integrated Circuits , 1983, IEEE Transactions on Nuclear Science.

[5]  S. Satoh,et al.  CMOS-SRAM soft-error simulation system , 1994, Proceedings of International Workshop on Numerical Modeling of processes and Devices for Integrated Circuits: NUPAD V.

[6]  John A. Zoutendyk,et al.  Investigation of single-event upset (SEU) in an advanced bipolar process , 1988 .

[7]  G. R. Srinivasan Modeling the cosmic-ray-induced soft-error rate in integrated circuits: An overview , 1996, IBM J. Res. Dev..

[8]  P. Thieberger,et al.  Single-Event Upset (SEU) Model Verification and Threshold Determination Using Heavy Ions in a Bipolar Static RAM , 1985, IEEE Transactions on Nuclear Science.

[9]  D. K. Nichols,et al.  Single Event Upset Sensitivity of Low Power Schottky Devices , 1982, IEEE Transactions on Nuclear Science.

[10]  R. Koga,et al.  Heavy-Ion Induced Single Event Upsets in a Bipolar Logic Device , 1983, IEEE Transactions on Nuclear Science.

[11]  G. R. Srinivasan,et al.  Parameter-free, predictive modeling of single event upsets due to protons, neutrons, and pions in terrestrial cosmic rays , 1994 .

[12]  R. L. Woodruff,et al.  Three-dimensional numerical simulation of single event upset of an SRAM cell , 1993 .

[13]  G. A. Ritter,et al.  A 1024-byte ECL random access memory using a complementary transistor switch (CTS) cell , 1981 .

[14]  G. R. Srinivasan,et al.  Soft-error Monte Carlo modeling program, SEMM , 1996, IBM J. Res. Dev..