A novel FPGA-based architecture for Sobel edge detection operator
暂无分享,去创建一个
[1] Michael John Sebastian Smith,et al. Application-specific integrated circuits , 1997 .
[2] Douglas J. Smith,et al. HDL Chip Design: A Practical Guide for Designing, Synthesizing and Simulating ASICs and FPGAs Using VHDL or Verilog , 1998 .
[3] John F. Wakerly,et al. Digital design - principles and practices , 1990, Prentice Hall Series in computer engineering.
[4] IV Jesse H. Jenkins. Designing with FPGAs and CPLDs , 1994 .
[5] Donald E. Thomas,et al. The Verilog® Hardware Description Language , 1990 .
[6] Anil K. Jain. Fundamentals of Digital Image Processing , 2018, Control of Color Imaging Systems.
[7] Majumder Dtuta,et al. Digital Image Processing and Analysis , 2004 .
[8] Tamal Bose,et al. Digital Signal and Image Processing , 2003 .
[9] Samir Palnitkar,et al. Verilog HDL: a guide to digital design and synthesis , 1996 .
[10] Kamran Eshraghian,et al. Principles of CMOS VLSI Design: A Systems Perspective , 1985 .
[11] Sudeep Sarkar,et al. Comparison of edge detectors: a methodology and initial study , 1996, Proceedings CVPR IEEE Computer Society Conference on Computer Vision and Pattern Recognition.
[12] Jayaram Bhasker. A Verilog HDL Primer , 1997 .
[13] Jan M. Rabaey,et al. Digital Integrated Circuits: A Design Perspective , 1995 .