Folding of logic functions and its application to look up table compaction
暂无分享,去创建一个
The paper describes the folding method of logic functions to reduce the size of memories for keeping the functions. The folding is based on the relation of fractions of logic functions. We show that the fractions of the full adder function have the bit-wise NOT relation and the bit-wise OR relation, and that the memory size becomes half (8-bit). We propose a new 3--1 LUT with the folding mechanisms whcih can implement a full adder with one LUT. A fast carry propagation line is introduced for a multi-bit addition. The folding and fast carry propagation mechanisms are shown to be useful to implement other multi-bit operations and general 4 input functions without extra hardware resources. The paper shows the reduction of the area consumption when using our LUTs compared to the case using 4--1 LUTs on several benchmark circuits.
[1] Jan M. Rabaey,et al. Low-Energy FPGAs - Architecture and Design , 2001 .
[2] Duncan A. Buell,et al. Splash 2 - FPGAs in a custom computing machine , 1996 .
[3] Uwe Meyer-Baese,et al. Digital Signal Processing with Field Programmable Gate Arrays , 2001 .
[4] Uwe Meyer-Baese,et al. Digital Signal Processing with Field Programmable Gate Arrays with Cdrom , 2001 .
[5] Scott Hauck,et al. High-performance carry chains for FPGA's , 2000, IEEE Trans. Very Large Scale Integr. Syst..