A low‐chip area and low‐phase noise hybrid phase‐locked loop
暂无分享,去创建一个
[1] Jean-Fu Kiang,et al. A 5-GHz CMOS Frequency Synthesizer With an Injection-Locked Frequency Divider and Differential Switched Capacitors , 2009, IEEE Transactions on Circuits and Systems I: Regular Papers.
[2] Liang-Hung Lu,et al. A Low-Power Quadrature VCO and Its Application to a 0.6-V 2.4-GHz PLL , 2010, IEEE Transactions on Circuits and Systems I: Regular Papers.
[3] Kyoungho Woo,et al. Fast-Lock Hybrid PLL Combining Fractional- $N$ and Integer-$N$ Modes of Differing Bandwidths , 2008, IEEE Journal of Solid-State Circuits.
[4] Qiuting Huang,et al. Speed optimization of edge-triggered CMOS circuits for gigahertz single-phase clocks , 1996 .
[5] H.R. Rategh,et al. A CMOS frequency synthesizer with an injection-locked frequency divider for a 5-GHz wireless LAN receiver , 2000, IEEE Journal of Solid-State Circuits.
[6] Keng L. Wong,et al. A PLL clock generator with 5 to 110 MHz of lock range for microprocessors , 1992 .