6.7 A 1.2e− temporal noise 3D-stacked CMOS image sensor with comparator-based multiple-sampling PGA
暂无分享,去创建一个
Masanori Furuta | Yasuhiro Shinozuka | Tetsuro Itakura | Kei Shiraishi | Tomonori Yamashita | Kazuhide Sugiura | Naoto Watanabe | Ryuta Okamoto | Tatsuji Ashitani
[1] Hae-Seung Lee,et al. Comparator-based switched-capacitor circuits for scaled CMOS technologies , 2006, 2006 IEEE International Solid State Circuits Conference - Digest of Technical Papers.
[2] Jae-Hong Kim,et al. A 14b extended counting ADC implemented in a 24Mpixel APS-C CMOS image sensor , 2012, 2012 IEEE International Solid-State Circuits Conference.
[3] Shoji Kawahito,et al. A Low-Noise High Intrascene Dynamic Range CMOS Image Sensor With a 13 to 19b Variable-Resolution Column-Parallel Folding-Integration/Cyclic ADC , 2012, IEEE Journal of Solid-State Circuits.
[4] Minho Kwon,et al. A 2.1Mpixel 120frame/s CMOS image sensor with column-parallel ΔΣ ADC architecture , 2010, 2010 IEEE International Solid-State Circuits Conference - (ISSCC).
[5] Atsushi Suzuki,et al. 6.1 A 1/1.7-inch 20Mpixel Back-illuminated stacked CMOS image sensor for new imaging applications , 2015, 2015 IEEE International Solid-State Circuits Conference - (ISSCC) Digest of Technical Papers.
[6] Suzuki Atsushi,et al. A 1/1.7-inch 20Mpixel Back-illuminated Stacked CMOS Image Sensor for New Imaging Applications , 2015 .