Methodology to simulate delta-I noise interaction with interconnect noise for wide, on-chip data-buses using lossy transmission-line power-blocks
暂无分享,去创建一个
A new technique is described for reducing computational complexity and improve accuracy of power distribution and interconnect noise prediction for wide, on-chip data-buses. The methodology uses lossy transmission-line power-blocks with frequency-dependent properties needed for the multi-GHz clock frequencies. The interaction between delta-I noise, common-mode noise, and crosstalk is illustrated with simulations using representative driver and receiver circuits and on-chip interconnections.
[1] J. S. Neely,et al. Interconnect and circuit modeling techniques for full-chip power supply noise analysis , 1998 .
[2] Wiren D. Becker,et al. Modeling, measurement, and simulation of simultaneous switching noise , 1996 .
[3] A. Deutsch,et al. Understanding common-mode noise on wide data-buses , 2003, Electrical Performance of Electrical Packaging (IEEE Cat. No. 03TH8710).