Design exploration of a 65 nm Sub-VT CMOS digital decimation filter chain
暂无分享,去创建一个
Joachim Neves Rodrigues | S. M. Yasser Sherazi | Henrik Sjöland | Peter Nilsson | Omer Can Akgun | S. M. Y. Sherazi | P. Nilsson | J. Rodrigues | H. Sjöland
[1] Yusuf Leblebici,et al. Energy Dissipation Reduction of a Cardiac Event Detector in the Sub-Vt Domain By Architectural Folding , 2009, PATMOS.
[2] Mile K. Stojcev. Low Power Electronics Design, Christian Pignet, Editor, CRC Press, Boca Raton, 2005, Hardcover, pp 854, plus 18, ISBN 0-8493-1941-2 , 2006, Microelectron. Reliab..
[3] Mats Torkelson,et al. Method to save silicon area by increasing the filter order , 1995 .
[4] Henrik Ohlsson,et al. Arithmetic transformations for increased maximal sample rate of bit-parallel bireciprocal lattice wave digital filters , 2001, ISCAS 2001. The 2001 IEEE International Symposium on Circuits and Systems (Cat. No.01CH37196).
[5] Joachim Neves Rodrigues,et al. Energy dissipation reduction of a cardiac event detector in the Sub-V t , 2009 .
[6] Joachim Neves Rodrigues,et al. A < 1 pJ sub-VT cardiac event detector in 65 nm LL-HVT CMOS , 2010, 2010 18th IEEE/IFIP International Conference on VLSI and System-on-Chip.
[7] Keshab K. Parhi,et al. VLSI digital signal processing systems , 1999 .
[8] Kaushik Roy,et al. Robust subthreshold logic for ultra-low power operation , 2001, IEEE Trans. Very Large Scale Integr. Syst..
[9] Yusuf Leblebici,et al. Energy Efficiency Comparison of Asynchronous and Synchronous Circuits Operating in the Sub-Threshold Regime , 2008 .
[10] Peter Nilsson,et al. Power Reduction in Custom CMOS Digital Filter Structures , 1999 .