Phase synchronization using zero crossing sampling digital phase-locked loop

The main objective of this paper is to analyze a zero crossing sampling digital phase-locked loop (PLL) as a building block for a phase synchronization system. To that purpose, the paper deals with modeling, analysis and implementation issues of the PLL. Derived are nonlinear and linear state-space models and a transfer function model. Operation of the PLL is also analyzed using frequency domain methods. An implementation of the PLL using a digital signal processor is described. On the basis of the derived models, two different system controllers are designed and the system transient response for the two cases is compared. The first controller is of a proportional-integral (PI) type and the second controller is minimum response time controller. It is shown how the input signal amplitude variations affect the system transient response. A solution for solving this problem is presented.

[1]  Seppo J. Ovaska,et al.  Delayless method to generate current reference for active filters , 1998, IEEE Trans. Ind. Electron..

[2]  Astrom Computer Controlled Systems , 1990 .

[3]  K. D. Tocher,et al.  Sampled‐Data Control Systems , 1959 .

[4]  A. McEachern A floating-window algorithm for detecting certain power line faults that disrupt sensitive electronic loads , 1989 .

[5]  Francis P. Dawson,et al.  New synchronization method for thyristor power converters to weak AC-systems , 1993, IEEE Trans. Ind. Electron..

[6]  W.C. Lindsey,et al.  A survey of digital phase-locked loops , 1981, Proceedings of the IEEE.

[7]  F. P. Dawson,et al.  Synchronization to utility network signals containing a high level of disturbances , 2002, Proceedings of the Power Conversion Conference-Osaka 2002 (Cat. No.02TH8579).

[8]  R. Adapa,et al.  Control of parallel connected inverters in stand-alone AC supply systems , 1991, Conference Record of the 1991 IEEE Industry Applications Society Annual Meeting.