Vacuum-assisted-spin-coating of polyimide liner for high-aspect-ratio TSVs applications
暂无分享,去创建一个
Mitsu Koyanagi | Takafumi Fukushima | Yangyang Yan | Yingtao Ding | Qianwen Chen | Kang-Wook Lee | M. Koyanagi | Qianwen Chen | Kang-wook Lee | T. Fukushima | Yangyang Yan | Yingtao Ding
[1] Mitsumasa Koyanagi,et al. High-Density Through Silicon Vias for 3-D LSIs , 2009, Proceedings of the IEEE.
[2] Jian-Qiang Lu,et al. 3-D Hyperintegration and Packaging Technologies for Micro-Nano Systems , 2009, Proceedings of the IEEE.
[3] Yangyang Yan,et al. Analytical solution on interfacial reliability of 3-D through-silicon-via (TSV) containing dielectric liner , 2014, Microelectron. Reliab..
[4] G. Lo,et al. Influence of Bosch Etch Process on Electrical Isolation of TSV Structures , 2011, IEEE Transactions on Components, Packaging and Manufacturing Technology.
[5] Zheyao Wang,et al. Low Capacitance Through-Silicon-Vias With Uniform Benzocyclobutene Insulation Layers , 2013, IEEE Transactions on Components, Packaging and Manufacturing Technology.
[6] Zheyao Wang,et al. Benzocyclobutene polymer filling of high aspect-ratio annular trenches for fabrication of Through-Silicon-Vias (TSVs) , 2012, Microelectron. Reliab..
[7] Xiaowu Zhang,et al. Structure Design Optimization and Reliability Analysis on a Pyramidal-Shape Three-Die-Stacked Package With Through-Silicon Via , 2012, IEEE Transactions on Device and Materials Reliability.
[8] Suk-kyu Ryu,et al. Effect of Thermal Stresses on Carrier Mobility and Keep-Out Zone Around Through-Silicon Vias for 3-D Integration , 2012, IEEE Transactions on Device and Materials Reliability.