An N40 256K×44 embedded RRAM macro with SL-precharge SA and low-voltage current limiter to improve read and write performance
暂无分享,去创建一个
Chung-Cheng Chou | Pei-Ling Tseng | Yu-Der Chih | Chih-Yang Chang | Wei-Chi Chen | Tsung-Yung Jonathan Chang | Zheng-Jun Lin | Chih-Feng Li | Y. Chih | T. Chang | Chung-Cheng Chou | Chih-Feng Li | Chih-Yang Chang | P. Tseng | Zheng-Jun Lin | Wei-Chih Chen
[1] H. Hoenigschmid,et al. A 16-Mb MRAM featuring bootstrapped write drivers , 2005, IEEE Journal of Solid-State Circuits.
[2] Ryutaro Yasuhara,et al. Filament scaling forming technique and level-verify-write scheme with endurance over 107 cycles in ReRAM , 2013, 2013 IEEE International Solid-State Circuits Conference Digest of Technical Papers.
[3] Seong-Ook Jung,et al. A Novel Sensing Circuit for Deep Submicron Spin Transfer Torque MRAM (STT-MRAM) , 2012, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.
[4] Y. Liu,et al. Reliability significant improvement of resistive switching memory by dynamic self-adaptive write method , 2013, 2013 Symposium on VLSI Technology.
[5] Gang Chen,et al. A 0.13 µm 8 Mb Logic-Based Cu $_{\rm x}$Si $_{\rm y}$O ReRAM With Self-Adaptive Operation for Yield Enhancement and Power Reduction , 2013, IEEE Journal of Solid-State Circuits.