A non-iterative equivalent waveform model for timing analysis in presence of crosstalk

In the deep sub micron (DSM) regime, due to non-uniform scaling of interconnects, coupling capacitance between wires becomes an increasingly dominant fraction of the total wire capacitance. Crosstalk causes delay variations on signal lines and raises signal integrity problems. Including crosstalk in timing analysis has become imperative for current technologies. Existing timing analysis methods do not consider gate driving capability, output loading effects and waveform shape, and hence are not always accurate. We propose a non-iterative equivalent waveform model that addresses these issues.

[1]  Kurt Keutzer,et al.  Switching window computation for static timing analysis in presence of crosstalk noise , 2000, IEEE/ACM International Conference on Computer Aided Design. ICCAD - 2000. IEEE/ACM Digest of Technical Papers (Cat. No.00CH37140).

[2]  David Blaauw,et al.  ClariNet: a noise analysis tool for deep submicron design , 2000, Proceedings 37th Design Automation Conference.

[3]  Sachin S. Sapatnekar,et al.  A timing model incorporating the effect of crosstalk on delay andits application to optimal channel routing , 2000, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..

[4]  Andrew B. Kahng,et al.  On switch factor based analysis of coupled RC interconnects , 2000, Proceedings 37th Design Automation Conference.

[5]  David Blaauw,et al.  Non-iterative switching window computation for delay-noise , 2003, Proceedings 2003. Design Automation Conference (IEEE Cat. No.03CH37451).

[6]  P.D. Gross,et al.  Determination of worst-case aggressor alignment for delay calculation , 1998, 1998 IEEE/ACM International Conference on Computer-Aided Design. Digest of Technical Papers (IEEE Cat. No.98CB36287).

[7]  Hai Zhou,et al.  Timing analysis with crosstalk as fixpoints on complete lattice , 2001, DAC '01.

[8]  Y. Yamada,et al.  Equivalent waveform propagation for static timing analysis , 2004, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems.