On-chip delay measurement for silicon debug
暂无分享,去创建一个
Jacob A. Abraham | Ramyanshu Datta | Antony Sebastine | Ashwin Raghunathan | J. Abraham | R. Datta | A. Raghunathan | A. Sebastine
[1] J. Van der Spiegel,et al. A time-to-voltage converter and analog memory for colliding beam detectors , 1989 .
[2] Edward J. McCluskey,et al. DELAY TESTING OF DIGITAL CIRCUITS BY OUTPUT WAVEFORM ANALYSIS , 1991, 1991, Proceedings. International Test Conference.
[3] T. K. Ohska,et al. 1.2 GHz GaAs shift register IC for dead-time-less TDC application , 1989 .
[4] Sandeep Kumar Goel,et al. Design for debug: catching design errors in digital chips , 2002, IEEE Design & Test of Computers.
[5] K. Raahemifar,et al. Design-for-testability techniques for detecting delay faults in CMOS/BiCMOS logic families , 2000 .
[6] Timo Rahkonen,et al. CMOS ASIC devices for the measurement of short time intervals , 1988, 1988., IEEE International Symposium on Circuits and Systems.
[7] Michele Favalli,et al. Novel design for testability schemes for CMOS ICs , 1990 .
[8] P. Dudek,et al. A high-resolution CMOS time-to-digital converter utilizing a Vernier delay line , 2000, IEEE Journal of Solid-State Circuits.
[9] Timo Rahkonen,et al. The use of stabilized CMOS delay lines for the digitization of short time intervals , 1993 .