High performance 5 : 2 compressor architectures
暂无分享,去创建一个
[1] O. L. Macsorley. High-Speed Arithmetic in Binary Computers , 1961, Proceedings of the IRE.
[2] G. De Micheli,et al. Circuit and architecture trade-offs for high-speed multiplication , 1991 .
[3] S. K. Nandy,et al. TWTXBB: a low latency, high throughput multiplier architecture using a new 4/spl rarr/2 compressor , 1994, Proceedings of 7th International Conference on VLSI Design.
[4] Vojin G. Oklobdzija,et al. Improving multiplier design by using improved column compression tree and optimized final adder in CMOS technology , 1995, IEEE Trans. Very Large Scale Integr. Syst..
[5] M.A. Bayoumi,et al. A structured approach for designing low power adders , 1997, Conference Record of the Thirty-First Asilomar Conference on Signals, Systems and Computers (Cat. No.97CB36136).
[6] Kevin J. Nowka,et al. A 16-bit/spl times/16-bit MAC design using fast 5:2 compressors , 2000, Proceedings IEEE International Conference on Application-Specific Systems, Architectures, and Processors.
[7] John P. Uyemura. Introduction to VLSI Circuits and Systems , 2001 .
[8] D. Radhakrishnan,et al. Low-voltage low-power CMOS full adder , 2001 .
[9] Jan M. Rabaey,et al. Digital Integrated Circuits , 2003 .
[10] Chip-Hong Chang,et al. Ultra low-voltage low-power CMOS 4-2 and 5-2 compressors for fast arithmetic circuits , 2004, IEEE Trans. Circuits Syst. I Regul. Pap..