Reliable high-yield CNTFET-based 9T SRAM operating near threshold voltage region
暂无分享,去创建一个
[1] Zhe Zhang,et al. Carbon Nanotube SRAM Design With Metallic CNT or Removed Metallic CNT Tolerant Approaches , 2012, IEEE Transactions on Nanotechnology.
[2] Alexander Fish,et al. A 250 mV 8 kb 40 nm Ultra-Low Power 9T Supply Feedback SRAM (SF-SRAM) , 2011, IEEE Journal of Solid-State Circuits.
[3] Yasumasa Tsukamoto,et al. Optimization of importance sampling Monte Carlo using consecutive mean-shift method and its application to SRAM dynamic stability analysis , 2012, Thirteenth International Symposium on Quality Electronic Design (ISQED).
[4] H. Fujiwara,et al. Which is the best dual-port SRAM in 45-nm process technology? — 8T, 10T single end, and 10T differential — , 2008, 2008 IEEE International Conference on Integrated Circuit Design and Technology and Tutorial.
[5] Ching-Te Chuang,et al. Low-Power Multiport SRAM With Cross-Point Write Word-Lines, Shared Write Bit-Lines, and Shared Write Row-Access Transistors , 2014, IEEE Transactions on Circuits and Systems II: Express Briefs.
[6] Hai Wei,et al. Rapid Co-Optimization of Processing and Circuit Design to Overcome Carbon Nanotube Variations , 2015, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems.
[7] Tze-Chiang Chen,et al. Overcoming research challenges for CMOS scaling: industry directions , 2006, 2006 8th International Conference on Solid-State and Integrated Circuit Technology Proceedings.
[8] Yong-Bin Kim,et al. New SRAM Cell Design for Low Power and High Reliability Using 32nm Independent Gate FinFET Technology , 2008, 2008 IEEE International Workshop on Design and Test of Nano Devices, Circuits and Systems.
[9] Hai Wei,et al. Efficient metallic carbon nanotube removal readily scalable to wafer-level VLSI CNFET circuits , 2010, 2010 Symposium on VLSI Technology.
[10] C.H. Kim,et al. A Voltage Scalable 0.26 V, 64 kb 8T SRAM With V$_{\min}$ Lowering Techniques and Deep Sleep Mode , 2008, IEEE Journal of Solid-State Circuits.
[11] Zhenan Bao,et al. Efficient metallic carbon nanotube removal for highly-scaled technologies , 2015, 2015 IEEE International Electron Devices Meeting (IEDM).
[12] Yutaka Ohno,et al. Chirality assignment of individual single-walled carbon nanotubes in carbon nanotube field-effect transistors by micro-photocurrent spectroscopy , 2004 .
[13] Chien-Yu Lu,et al. A Single-Ended Disturb-Free 9T Subthreshold SRAM With Cross-Point Data-Aware Write Word-Line Structure, Negative Bit-Line, and Adaptive Read Operation Timing Tracing , 2012, IEEE Journal of Solid-State Circuits.
[14] Volkan Kursun,et al. A Novel Robust and Low-Leakage SRAM Cell With Nine Carbon Nanotube Transistors , 2015, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.
[15] Volkan Kursun,et al. Uniform carbon nanotube diameter and nanoarray pitch for VLSI of 16nm P-channel MOSFETs , 2011, 2011 IEEE/IFIP 19th International Conference on VLSI and System-on-Chip.
[16] H.-S.P. Wong,et al. Field effect transistors-from silicon MOSFETs to carbon nanotube FETs , 2002, 2002 23rd International Conference on Microelectronics. Proceedings (Cat. No.02TH8595).
[17] Rajiv V. Joshi,et al. A Novel Column-Decoupled 8T Cell for Low-Power Differential and Domino-Based SRAM Design , 2011, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.
[18] Kaushik Roy,et al. A 32 kb 10T Sub-Threshold SRAM Array With Bit-Interleaving and Differential Read Scheme in 90 nm CMOS , 2009, IEEE Journal of Solid-State Circuits.
[19] Zhiyu Liu,et al. Characterization of a Novel Nine-Transistor SRAM Cell , 2008, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.
[20] Young Bok Kim,et al. A low power 8T SRAM cell design technique for CNFET , 2008, 2008 International SoC Design Conference.
[21] Woong Choi,et al. A Charge-Recycling Assist Technique for Reliable and Low Power SRAM Design , 2016, IEEE Transactions on Circuits and Systems I: Regular Papers.
[22] A. K. Gupta,et al. Process variations aware area efficient negative bit-line voltage scheme for improving write ability of SRAM in nanometer technologies , 2012, IET Circuits Devices Syst..
[23] Kaushik Roy,et al. A 32kb 10T Subthreshold SRAM Array with Bit-Interleaving and Differential Read Scheme in 90nm CMOS , 2008, 2008 IEEE International Solid-State Circuits Conference - Digest of Technical Papers.
[24] Yehea I. Ismail,et al. Accurate Estimation of SRAM Dynamic Stability , 2008, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.
[25] Hao-I Yang,et al. A 40 nm 512 kb Cross-Point 8 T Pipeline SRAM With Binary Word-Line Boosting Control, Ripple Bit-Line and Adaptive Data-Aware Write-Assist , 2014, IEEE Transactions on Circuits and Systems I: Regular Papers.
[26] Zhiyu Liu,et al. Independent-gate and tied-gate FinFET SRAM Circuits: Design guidelines for reduced area and enhanced stability , 2007, 2007 Internatonal Conference on Microelectronics.
[27] M. Álvarez,et al. Rapid generation of protein aerosols and nanoparticles via SAW atomisation , 2008 .
[28] Sied Mehdi Fakhraie,et al. A new sub-300mV 8T SRAM cell design in 90nm CMOS , 2013, The 17th CSI International Symposium on Computer Architecture & Digital Systems (CADS 2013).
[29] H. Wong,et al. Impact of a Process Variation on Nanowire and Nanotube Device Performance , 2007, IEEE Transactions on Electron Devices.
[30] R.H. Dennard,et al. An 8T-SRAM for Variability Tolerance and Low-Voltage Operation in High-Performance Caches , 2008, IEEE Journal of Solid-State Circuits.
[31] V. Kursun,et al. N-Type Carbon-Nanotube MOSFET Device Profile Optimization for Very Large Scale Integration , 2011 .
[32] Yong-Bin Kim,et al. Design of a CNTFET-Based SRAM Cell by Dual-Chirality Selection , 2010, IEEE Transactions on Nanotechnology.
[33] Paul Zuber,et al. Variability aware modeling for yield enhancement of SRAM and logic , 2011, 2011 Design, Automation & Test in Europe.
[34] Volkan Kursun,et al. Carbon Nanotubes Blowing New Life Into NP Dynamic CMOS Circuits , 2014, IEEE Transactions on Circuits and Systems I: Regular Papers.
[35] H. Wong,et al. Carbon Nanotube And Graphene Device Physics , 2010 .
[36] Eric Pop,et al. The role of electrical and thermal contact resistance for Joule breakdown of single-wall carbon nanotubes , 2008, Nanotechnology.
[37] José G. Delgado-Frias,et al. High-Performance Low-Power Selective Precharge Schemes for Address Decoders , 2008, IEEE Transactions on Circuits and Systems II: Express Briefs.
[38] Zhe Zhang,et al. Low power SRAM cell design for FinFET and CNTFET technologies , 2010, International Conference on Green Computing.
[39] H. Dai,et al. Growth of Single-Walled Carbon Nanotubes from Discrete Catalytic Nanoparticles of Various Sizes , 2001 .
[40] Anantha Chandrakasan,et al. Sub-threshold Design for Ultra Low-Power Systems , 2006, Series on Integrated Circuits and Systems.
[41] Kaushik Roy,et al. FinFET Based SRAM Design for Low Standby Power Applications , 2007, 8th International Symposium on Quality Electronic Design (ISQED'07).