Avalanche rugged 1200 V 80 m Ω SiC MOSFETs with state-of-the-art threshold voltage stability

1200 V 80 m Ω SiC MOSFETs were developed for 150 mm wafer mass production. Avalanche ruggedness was confirmed by measuring the failure distribution in unclamped Inductive switching (UIS) for five wafers. The high voltage blocking reliability was verified by running 1000hr high temperature reverse bias tests for totally 770 devices without failures. The process conditions were optimized for gate oxide integrity and to minimize threshold voltage (VTH) drift both during positive and negative bias stress. Significant reductions of extrinsic defects in the gate oxide breakdown distributions were obtained using optimized process conditions for both product dies and NMOS capacitors. State-of-the-art VTH stability was verified by transient measurements of V THdrift during gate bias stress for packaged 80 m ΩSiC MOSFETs.

[1]  Aivars J. Lelis,et al.  Basic Mechanisms of Threshold-Voltage Instability and Implications for Reliability Testing of SiC MOSFETs , 2015, IEEE Transactions on Electron Devices.

[2]  K. Matocha,et al.  Time-Dependent Dielectric Breakdown of 4H-SiC MOS Capacitors and DMOSFETs , 2008, IEEE Transactions on Electron Devices.

[3]  Christina DiMarino,et al.  Characterization and prediction of the avalanche performance of 1.2 kV SiC MOSFETs , 2015, 2015 IEEE 3rd Workshop on Wide Bandgap Power Devices and Applications (WiPDA).

[4]  Dimitris E. Ioannou,et al.  Modeling Early Breakdown Failures of Gate Oxide in SiC Power MOSFETs , 2016, IEEE Transactions on Electron Devices.