AREA EFFICIENT GF ( p ) ARCHITECTURES FOR GF ( p m ) MULTIPLIERS
暂无分享,去创建一个
[1] Vassilis Paliouras,et al. A low-complexity combinatorial RNS multiplier , 2001 .
[2] Neal Koblitz,et al. An Elliptic Curve Implementation of the Finite Field Digital Signature Algorithm , 1998, CRYPTO.
[3] Graham A. Jullien,et al. A VLSI implementation of residue adders , 1987 .
[4] Francesco Piazza,et al. Fast Combinatorial RNS Processors for DSP Applications , 1995, IEEE Trans. Computers.
[5] A. A. Hiasat,et al. Semi-custom VLSI design for RNS multipliers using combinational logic approach , 1996, Proceedings of Third International Conference on Electronics, Circuits, and Systems.
[6] Vassilis Paliouras,et al. A VLSI design methodology for RNS full adder-based inner product architectures , 1997 .
[7] Nigel P. Smart. Elliptic Curve Cryptosystems over Small Fields of Odd Characteristic , 1999, Journal of Cryptology.
[8] D. Radhakrishnan,et al. Novel approaches to the design of VLSI RNS multipliers , 1992 .
[9] Matthew K. Franklin,et al. Identity-Based Encryption from the Weil Pairing , 2001, CRYPTO.