A novel thin chip scale packaging of the RF-MEMS devices using ultra thin silicon

In this paper, as ultra thin silicon substrate was used as packaging substrate, we proposed ultra thin chip size RF-MEMS packaging technology that has vertical feed-through for low loss, as reduced the parasitic capacity. Thin silicon wafer with 50um thickness was fabricated to achieve short electric path, low loss and lightweight. And then via holes with the diameter of 60um were fabricated and was filled by the RIE and electroplating process. Also, the wafer level bumps were fabricated for simple, low cost, and fine patterning process. The measured S-parameter of packaged CPW(Co-planner waveguide) has the reflection loss of under -19 dB and the insertion loss of -0.54 to -0.67 dB.

[1]  Li Li,et al.  Parameterized models for a RF chip-to-substrate interconnect , 2001, 2001 Proceedings. 51st Electronic Components and Technology Conference (Cat. No.01CH37220).

[2]  S. V. D. Groen,et al.  Substrate bonding techniques for CMOS processed wafers , 1997 .

[3]  H. Reichl,et al.  Overview and development trends in the field of MEMS packaging , 2001, Technical Digest. MEMS 2001. 14th IEEE International Conference on Micro Electro Mechanical Systems (Cat. No.01CH37090).

[4]  Design and fabrication of a miniature pressure sensor head using direct bonded ultra-thin silicon wafers , 1996, Proceedings of Ninth International Workshop on Micro Electromechanical Systems.