Analogously tunable delay line for on-chip measurements with sub-picosecond resolution in 90 nm CMOS
暂无分享,去创建一个
[1] Franz Dielacher,et al. A fully digital delay-line based GHz-range multimode transmitter front-end in 65-nm CMOS , 2011, 2011 Proceedings of the ESSCIRC (ESSCIRC).
[2] Salvatore Levantino,et al. A 3MHz-BW 3.6GHz digital fractional-N PLL with sub-gate-delay TDC, phase-interpolation divider, and digital mismatch cancellation , 2010, 2010 IEEE International Solid-State Circuits Conference - (ISSCC).
[3] Jonathan Borremans,et al. A 86 MHz–12 GHz Digital-Intensive PLL for Software-Defined Radios, Using a 6 fJ/Step TDC in 40 nm Digital CMOS , 2010, IEEE Journal of Solid-State Circuits.
[4] Salvatore Levantino,et al. An all-digital architecture for low-jitter regulated delay lines , 2009, 2009 16th IEEE International Conference on Electronics, Circuits and Systems - (ICECS 2009).
[5] Rui L. Aguiar,et al. Noise and Jitter in CMOS Digitally Controlled Delay Lines , 2006, 2006 13th IEEE International Conference on Electronics, Circuits and Systems.