Low-power sequential circuit using single phase Adiabatic Dynamic Logic
暂无分享,去创建一个
M. Chanda | A. Dandapat | H. Rahaman | A. Dandapat | H. Rahaman | M. Chanda
[1] Suhwan Kim,et al. A true single-phase energy-recovery multiplier , 2003, IEEE Trans. Very Large Scale Integr. Syst..
[2] Soo-Ik Chae,et al. A 16-bit carry-lookahead adder using reversible energy recovery logic for ultra-low-energy systems , 1999 .
[3] Suhwan Kim,et al. Single-phase source-coupled adiabatic logic , 1999, ISLPED '99.
[4] L. Reyneri,et al. Positive feedback in adiabatic logic , 1996 .
[5] Kaushik Roy,et al. QSERL: quasi-static energy recovery logic , 2001 .
[6] Kaushik Roy,et al. Energy recovery circuits using reversible and partially reversible logic , 1996 .
[7] Ali Afzali-Kusha,et al. Adiabatic carry look-ahead adder with efficient power clock generator , 2001 .
[8] Vojin G. Oklobdzija,et al. Clocked CMOS Adiabatic Logic with Single AC Power Supply , 1995, ESSCIRC '95: Twenty-first European Solid-State Circuits Conference.
[9] Vojin G. Oklobdzija,et al. Pass-transistor adiabatic logic using single power-clock supply , 1997 .
[10] Deog-Kyoon Jeong,et al. An efficient charge recovery logic circuit , 1996, IEEE J. Solid State Circuits.
[11] Uming Ko,et al. High-performance energy-efficient D-flip-flop circuits , 2000, IEEE Trans. Very Large Scale Integr. Syst..
[12] Hao Min,et al. Quasi-static adiabatic logic 2N-2N2P2D family , 2006 .