A novel 0.25 /spl mu/m shallow trench isolation technology
暂无分享,去创建一个
A novel shallow trench isolation technology has been proposed for 0.25 /spl mu/m CMOS VLSI applications. The gate oxide and a thin poly layer are processed first, followed by the shallow trench isolation, channel implants, and high-energy well. The anomalous subthreshold conduction of the shallow trench isolated MOSFETs, as so called "kink effect" due to field crowding at active edge, has been successfully eliminated. No inverse narrow width effect is observed. The inter-well isolation, N/sup +//P/sup +/ spacing, is shrinkable down to 0.8 /spl mu/m for 0.25 /spl mu/m CMOS technology. Well behaved 0.25 /spl mu/m MOSFET's with off-state leakage less than 1 pA//spl mu/m, were obtained at 2.5 V supply voltage. This isolation technology has also been integrated into 0.25 /spl mu/m high-performance logic and high-density SRAM circuits.
[1] J.-H. Lin,et al. Nitride-Clad LOCOS Isolation For 0.25/spl mu/m CMOS , 1993, Symposium 1993 on VLSI Technology.
[2] J. P. Krusius,et al. Inversion channel edge in trench-isolated sub-1/4-/spl mu/m MOSFET's , 1996 .