High-speed, area-efficient FPGA-based floating-point multiplier
暂无分享,去创建一个
In this paper, a floating-point multiplier with high speed and area efficient is presented. The multiplier is designed, optimized, and implemented on an FPGA based system. A comparison between the results of the proposed design and a previously reported one is provided. The effect of rounding on the area, speed, and accuracy for three different configurations is examined.
[1] Craig Robertson,et al. A floating point format for signal processing , 1982, ICASSP.
[2] Peter M. Athanas,et al. Quantitative analysis of floating point arithmetic on FPGA based custom computing machines , 1995, Proceedings IEEE Symposium on FPGAs for Custom Computing Machines.
[3] David Stevenson. A Proposed Standard for Binary Floating-Point Arithmetic , 1981 .
[4] Kevin B. Skahill,et al. VHDL for Programmable Logic , 1996 .