Design and implementation of HDTV encoder system with parallel processing architecture
暂无分享,去创建一个
This paper presents a design procedure for an HDTV encoder with parallel processing architecture, which could get out the dilemma lying in high-speed digital processing circuitry and real-time compression. In the proposed system, an original HDTV picture is split to multiple sub-pictures of MPEG-2 MP@ML level, and then multiple sub-picture encoding modules (SEM) perform, respectively and simultaneously, MPEG-2 coding in the light of a joint rate control scheme. A normative HDTV PES stream of MPEG-2 MP@HL is built up by compositing multiple ES streams with different bit-rate. The paper hits the high points and supply appropriate implementation strategy during the propose design framework.
[1] Kenneth A. Parulski,et al. Source-Adaptive Encoding Options for HDTV and NTSC , 1992 .
[2] André Vincent,et al. Joint bit-allocation for MPEG encoding of multiple video sequences with minimum quality-variation , 2000, 2000 IEEE International Symposium on Circuits and Systems. Emerging Technologies for the 21st Century. Proceedings (IEEE Cat No.00CH36353).
[3] J. N. Mailhot,et al. The Grand Alliance HDTV video encoder , 1995 .
[4] E. Stare. Present status and future plans of the HD-Divine project , 1993 .