A survey of high-density dynamic RAM cell concepts

The performance capabilities of a variety of dynamic RAM cell concepts proposed in recent years are compared to the industry standard one-transistor cell. The new concepts are divided into three categories. The lateral charge sensing cells such as the Charge-Coupled cell, Hi-C cell, Merged-Charge cell, and Stacked-Capacitor cell. Vertical cells such as VMOS, the Punchthrough Isolated, and the Buried-Bit-Line cell which make use of the third dimension to achieve higher density. The Stratified-Charge cell and Taper-Isolated cell use current sensing of a dynamic change in the threshold voltage of a buried-channel transistor. The various cells were fabricated and compared on the basis of signal size, leakage rates, packing density, and fabrication and operational complexity. An overall figure of merit for a dRAM cell is suggested which combines all three considerations. Based on the cell concepts reported to date and this figure of merit, the Stacked-Capacitor, VMOS, and Punchthrough-Isolated cells ate the most promising charge storage cells. The Taper-Isolated cell, however, is shown to have significant overall advantage compared to the charge storage cells.

[1]  T. May,et al.  Alpha-particle-induced soft errors in dynamic memories , 1979, IEEE Transactions on Electron Devices.

[2]  M. Koyanagi,et al.  Novel high density, stacked capacitor MOS RAM , 1978, 1978 International Electron Devices Meeting.

[3]  Al F. Tasch,et al.  The charge-coupled RAM cell concept , 1976 .

[4]  A.F. Tasch,et al.  The Hi-C RAM cell concept , 1977, IEEE Transactions on Electron Devices.

[5]  G.W. Taylor,et al.  Taper isolated dynamic gain RAM cell , 1978, 1978 International Electron Devices Meeting.

[6]  J. Barnes,et al.  The buried-source VMOS dynamic RAM device , 1977, 1977 International Electron Devices Meeting.

[7]  J.T. Clemens,et al.  Characterization of reverse-bias leakage currents and their effect on the holding time characteristics of MOS dynamic RAM circuits , 1977, 1977 International Electron Devices Meeting.

[8]  P. Chatterjee,et al.  Leakage studies in high-density dynamic MOS memory devices , 1979 .

[9]  D. Erb Stratified charge memory , 1978, 1978 IEEE International Solid-State Circuits Conference. Digest of Technical Papers.