High-Performance Radiation-Hardened Spintronic Retention Latch and Flip-Flop for Highly Reliable Processors
暂无分享,去创建一个
Mohammad Hossein Moaiyeri | Kian Jafari | Abdolah Amirany | M. H. Moaiyeri | Abdolah Amirany | K. Jafari
[1] Neeraj Kumar Goyal,et al. Rule-Based Design for Multiple Nodes Upset Tolerant Latch Architecture , 2019, IEEE Transactions on Device and Materials Reliability.
[2] Vahid Jamshidi,et al. A VLSI Majority-Logic Device Based on Spin Transfer Torque Mechanism for Brain-Inspired Computing Architecture , 2020, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.
[3] R. Iris Bahar,et al. Fundamental Thermal Limits on Data Retention in Low-Voltage CMOS Latches and SRAM , 2020, IEEE Transactions on Device and Materials Reliability.
[4] Ramin Rajaei,et al. Spin-Based Fully Nonvolatile Full-Adder Circuit for Computing in Memory , 2019, SPIN.
[5] Weisheng Zhao,et al. A compact model for magnetic tunnel junction (MTJ) switched by thermally assisted Spin transfer torque (TAS + STT) , 2011, Nanoscale research letters.
[6] J. Vasi,et al. SEU reliability analysis of advanced deep-submicron transistors , 2005, IEEE Transactions on Device and Materials Reliability.
[7] Jacques-Olivier Klein,et al. Failure and reliability analysis of STT-MRAM , 2012, Microelectron. Reliab..
[8] Mehdi B. Tahoori,et al. A Survey of Test and Reliability Solutions for Magnetic Random Access Memories , 2021, Proceedings of the IEEE.
[9] Ramin Rajaei,et al. A Low-Cost Highly Reliable Spintronic True Random Number Generator Circuit for Secure Cryptography , 2020 .
[10] D.A. Kamp,et al. Nonvolatile and SDRAM ferroelectric memories for aerospace applications , 2004, 2004 IEEE Aerospace Conference Proceedings (IEEE Cat. No.04TH8720).
[11] Ramin Rajaei,et al. Low Power, Reliable, and Nonvolatile MSRAM Cell for Facilitating Power Gating and Nonvolatile Dynamically Reconfiguration , 2018, IEEE Transactions on Nanotechnology.
[12] Siamak Mohammadi,et al. A Variation-Aware Ternary Spin-Hall Assisted STT-RAM Based on Hybrid MTJ/GAA-CNTFET Logic , 2019, IEEE Transactions on Nanotechnology.
[13] Mahdi Fazeli,et al. Pure Magnetic Logic Circuits: A Reliability Analysis , 2018, IEEE Transactions on Magnetics.
[14] Ramin Rajaei,et al. Low Power, and Highly Reliable Single Event Upset Immune Latch for Nanoscale CMOS Technologies , 2018, Electrical Engineering (ICEE), Iranian Conference on.
[15] H. Ohno,et al. Tunnel magnetoresistance of 604% at 300K by suppression of Ta diffusion in CoFeB∕MgO∕CoFeB pseudo-spin-valves annealed at high temperature , 2008 .
[16] A. Fert,et al. Field-free switching of a perpendicular magnetic tunnel junction through the interplay of spin–orbit and spin-transfer torques , 2018, Nature Electronics.
[17] Ali Sheikholeslami,et al. A Variation-Tolerant MRAM-Backed-SRAM Cell for a Nonvolatile Dynamically Reconfigurable FPGA , 2015, IEEE Transactions on Circuits and Systems II: Express Briefs.
[18] Ramin Rajaei,et al. Nonvolatile Low-Cost Approximate Spintronic Full Adders for Computing in Memory Architectures , 2020, IEEE Transactions on Magnetics.
[19] Ramin Rajaei. A Reliable, Low Power and Nonvolatile MTJ-Based Flip-Flop for Advanced Nanoelectronics , 2018, J. Circuits Syst. Comput..
[20] Zhaohao Wang,et al. Perpendicular-anisotropy magnetic tunnel junction switched by spin-Hall-assisted spin-transfer torque , 2015, Journal of Physics D: Applied Physics.
[21] Zhaohao Wang,et al. Design of an Area-Efficient Computing in Memory Platform Based on STT-MRAM , 2021, IEEE Transactions on Magnetics.
[22] A. Paccagnella,et al. Present and Future Non-Volatile Memories for Space , 2010, IEEE Transactions on Nuclear Science.
[23] Mahmut T. Kandemir,et al. Leakage Current: Moore's Law Meets Static Power , 2003, Computer.
[24] Claude Chappert,et al. Hardening Techniques for MRAM-Based Nonvolatile Latches and Logic , 2012, IEEE Transactions on Nuclear Science.
[25] Ramin Rajaei,et al. Radiation-Hardened Design of Nonvolatile MRAM-Based FPGA , 2016, IEEE Transactions on Magnetics.
[26] Kang L. Wang,et al. VOLTAGE-CONTROLLED MAGNETIC ANISOTROPY IN SPINTRONIC DEVICES , 2012 .
[27] Yen Wei,et al. Electric field-induced magnetic switching in Mn:ZnO film , 2014 .
[28] C. Rettner,et al. Giant thermal spin-torque–assisted magnetic tunnel junction switching , 2015, Proceedings of the National Academy of Sciences.
[29] Mehdi B. Tahoori,et al. A Robust Hardened Latch Featuring Tolerance to Double-Node-Upset in 28nm CMOS for Spaceborne Application , 2020, IEEE Transactions on Circuits and Systems II: Express Briefs.
[30] Kang L. Wang,et al. Voltage-Controlled Magnetic Anisotropy in Heterostructures with Atomically Thin Heavy Metals , 2019, Physical Review Applied.
[31] M. H. Moaiyeri,et al. Design of an Energy-Efficient Radiation-Hardened Non-Volatile Magnetic Latch , 2021, IEEE Transactions on Magnetics.
[32] Mahdi Fazeli,et al. Soft Error-Tolerant Design of MRAM-Based Nonvolatile Latches for Sequential Logics , 2015, IEEE Transactions on Magnetics.
[33] Zhaohao Wang,et al. High-Frequency Low-Power Magnetic Full-Adder Based on Magnetic Tunnel Junction With Spin-Hall Assistance , 2015, IEEE Transactions on Magnetics.
[34] Mohammad Hossein Moaiyeri,et al. True Random Number Generator for Reliable Hardware Security Modules Based on a Neuromorphic Variation-Tolerant Spintronic Structure , 2020, IEEE Transactions on Nanotechnology.
[35] A. Fert,et al. Current-induced magnetization switching in atom-thick tungsten engineered perpendicular magnetic tunnel junctions with large tunnel magnetoresistance , 2017, Nature Communications.
[36] Ramin Rajaei,et al. Fully Nonvolatile and Low Power Full Adder Based on Spin Transfer Torque Magnetic Tunnel Junction With Spin-Hall Effect Assistance , 2018, IEEE Transactions on Magnetics.
[37] Mahdi Fazeli,et al. An energy efficient circuit level technique to protect register file from MBUs and SETs in embedded processors , 2009, 2009 IEEE/IFIP International Conference on Dependable Systems & Networks.
[38] Shuming Chen,et al. Novel SET Mitigation Technique for Clock Distribution Networks , 2018, IEEE Transactions on Device and Materials Reliability.
[39] Slonczewski. Conductance and exchange coupling of two ferromagnets separated by a tunneling barrier. , 1989, Physical review. B, Condensed matter.
[40] Mohammad Eshghi,et al. Design and Evaluation of an Efficient Schmitt Trigger-Based Hardened Latch in CNTFET Technology , 2017, IEEE Transactions on Device and Materials Reliability.
[41] Ken Choi,et al. Novel radiation hardened latch design considering process, voltage and temperature variations for nanoscale CMOS technology , 2011, Microelectron. Reliab..
[42] Mohammad Hossein Moaiyeri,et al. High-Performance and Soft Error Immune Spintronic Retention Latch for Highly Reliable Processors , 2020, 2020 28th Iranian Conference on Electrical Engineering (ICEE).
[43] Swaroop Ghosh,et al. MTJ-Based State Retentive Flip-Flop With Enhanced-Scan Capability to Sustain Sudden Power Failure , 2015, IEEE Transactions on Circuits and Systems I: Regular Papers.
[44] Ramin Rajaei,et al. Reliable, High-Performance, and Nonvolatile Hybrid SRAM/MRAM-Based Structures for Reconfigurable Nanoscale Logic Devices , 2018, Journal of Nanoelectronics and Optoelectronics.
[45] Liang Chang,et al. Voltage-controlled MRAM for working memory: Perspectives and challenges , 2017, Design, Automation & Test in Europe Conference & Exhibition (DATE), 2017.
[46] Weifeng Lv,et al. High-Speed, Low-Power, Magnetic Non-Volatile Flip-Flop With Voltage-Controlled, Magnetic Anisotropy Assistance , 2016, IEEE Magnetics Letters.
[47] Mohammad Hossein Moaiyeri,et al. Bio-Inspired Nonvolatile and Low-Cost Spin-Based 2-Bit Per Cell Memory , 2020, 2020 25th International Computer Conference, Computer Society of Iran (CSICC).
[48] Mohammad Hossein Moaiyeri,et al. Process-in-Memory Using a Magnetic-Tunnel-Junction Synapse and a Neuron Based on a Carbon Nanotube Field-Effect Transistor , 2019, IEEE Magnetics Letters.
[49] Xin Liu,et al. Multiple Node Upset-Tolerant Latch Design , 2019, IEEE Transactions on Device and Materials Reliability.
[50] Kian Jafari,et al. Nonvolatile Associative Memory Design Based on Spintronic Synapses and CNTFET Neurons , 2022, IEEE Transactions on Emerging Topics in Computing.
[51] Kian Jafari,et al. Nonvolatile Spin-Based Radiation Hardened Retention Latch and Flip-Flop , 2019, IEEE Transactions on Nanotechnology.
[52] Lirida A. B. Naviner,et al. Compact model of magnetic tunnel junction with stochastic spin transfer torque switching for reliability analyses , 2014, Microelectron. Reliab..
[53] Behnam Ghavami,et al. Impacts of Process Variations and Aging on Lifetime Reliability of Flip-Flops: A Comparative Analysis , 2019, IEEE Transactions on Device and Materials Reliability.
[54] M. H. Moaiyeri,et al. BVA-NQSL: A Bio-Inspired Variation-Aware Nonvolatile Quaternary Spintronic Latch , 2020, IEEE Magnetics Letters.
[55] Mehdi B. Tahoori,et al. Design of Defect and Fault-Tolerant Nonvolatile Spintronic Flip-Flops , 2017, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.
[56] Weisheng Zhao,et al. A radiation hardened hybrid spintronic/CMOS nonvolatile unit using magnetic tunnel junctions , 2014 .