High-speed and low-power 2.5D I/O circuits for memory-logic-integration by through-silicon interposer

In this paper, two high-speed and low-power I/O circuits are developed using through-silicon-interposer (TSI) for 2.5D integration of multi-core processor and memory in 65 nm CMOS process. For a 3 mm TSI interconnection of transmission line (T-line), the first I/O circuit is a low-voltage-differential-signal (LVDS) buffer and the second one is a current-mode-logic (CML) buffer. To compensate the high-frequency loss from T-line, a pre-emphasis circuit is deployed in the LVDS buffer, and a wide-band inductor-matching is deployed in the CML buffer. Based on the post layout simulation results, the LVDS buffer can achieve 360 mV peak-to-peak differential output signal swing and 563 fs cycle-to-cycle jitter with 10 Gb/s bandwidth and 4.8 mW power consumption. The CML buffer can achieve 240 mV peak-to-peak differential output signal swing and 453 fs jitter with 12.8 Gb/s data-rate and 1.6 mA current consumption under 0.6 V ultra low-power supply.

[1]  Wei Zhang,et al.  NEMS based thermal management for 3D many-core system , 2011, 2011 IEEE/ACM International Symposium on Nanoscale Architectures.

[2]  Young-Hyun Jun,et al.  8 Gb 3-D DDR3 DRAM Using Through-Silicon-Via Technology , 2009, IEEE Journal of Solid-State Circuits.

[3]  Timothy Mattson,et al.  A 48-Core IA-32 message-passing processor with DVFS in 45nm CMOS , 2010, 2010 IEEE International Solid-State Circuits Conference - (ISSCC).

[4]  A. Deutsch,et al.  Electrical characteristics of interconnections for high-performance systems , 1998, Proc. IEEE.

[5]  Zhiyi Yu,et al.  An 800MHz 320mW 16-core processor with message-passing and shared-memory inter-core communication mechanisms , 2012, 2012 IEEE International Solid-State Circuits Conference.

[6]  James E. Jaussi,et al.  The future of electrical I/O for microprocessors , 2009, 2009 International Symposium on VLSI Design, Automation and Test.

[7]  Chip-Hong Chang,et al.  Real-time thermal management of 3D multi-core system with fine-grained cooling control , 2010, 2010 IEEE International 3D Systems Integration Conference (3DIC).

[8]  Chun Zhang,et al.  Thermal-reliable 3D clock-tree synthesis considering nonlinear electrical-thermal-coupled TSV model , 2013, 2013 18th Asia and South Pacific Design Automation Conference (ASP-DAC).

[9]  Jaume Esteve,et al.  Piezoresistive accelerometers for MCM package , 2002 .

[10]  Hao Yu,et al.  Allocating power ground vias in 3D ICs for simultaneous power and thermal integrity , 2009, TODE.

[11]  J. Silva-Martinez,et al.  Low-voltage low-power LVDS drivers , 2005, IEEE Journal of Solid-State Circuits.