Calibrating capacitor mismatch and comparator offset for 1-bit/stage pipelined ADCs
暂无分享,去创建一个
[1] Boris Murmann,et al. An Analysis of Latch Comparator Offset Due to Load Capacitor Mismatch , 2006, IEEE Transactions on Circuits and Systems II: Express Briefs.
[2] Bang-Sup Song,et al. Digital-domain calibration of multistep analog-to-digital converters , 1992 .
[3] Degang Chen,et al. A digital self-calibration algorithm for ADCs based on histogram test using low-linearity input signals , 2005, 2005 IEEE International Symposium on Circuits and Systems.
[4] Edgar Sánchez-Sinencio,et al. A practical self-calibration scheme implementation for pipeline ADC , 2004, IEEE Transactions on Instrumentation and Measurement.
[5] Paul R. Gray,et al. A CMOS programmable self-calibrating 13-bit eight-channel data acquisition peripheral , 1987 .
[6] Bang-Sup Song,et al. A 12-bit 1-Msample/s capacitor error-averaging pipelined A/D converter , 1988 .
[7] Degang Chen,et al. A cost-effective histogram test-based algorithm for digital calibration of high-precision pipelined ADCs , 2005, 2005 IEEE International Symposium on Circuits and Systems.
[8] David J. Allstot,et al. Digital calibration for monotonic pipelined A/D converters , 2004, IEEE Transactions on Instrumentation and Measurement.
[9] Jose E. Franca,et al. An analogue self-calibration technique for high-resolution video-rate pipelined A/D converters , 1995, 38th Midwest Symposium on Circuits and Systems. Proceedings.
[10] A. Karanicolas,et al. A 15-b 1-Msample/s digitally self-calibrated pipeline ADC , 1993 .