Delay-insensitive logic in software-defined radio applications

This article describes how one of the fundamental hardware stumbling blocks to fully achieving software-defined radio, high speed, and wide dynamic range data conversion can be overcome with the selective application of a class of asynchronous logic referred to as delay-insensitive logic. Certain characteristics of delay-insensitive logic can be exploited using unique architectures to reduce digital switching noise and whiten the noise signature. The result is enhanced mixed mode performance in highly integrated systems. The performance enhancement of an interpolating digital-to-analog converter is presented as a specific example. Because the concept of delay-insensitive logic is not familiar to most engineers, a brief introduction to the general concept is given.

[1]  John McCardle,et al.  Design of delay-insensitive three dimension pipeline array multiplier for image processing , 2002, Proceedings. IEEE International Conference on Computer Design: VLSI in Computers and Processors.

[2]  Alain J. Martin,et al.  An asynchronous pipelined lattice structure filter , 1994, Proceedings of 1994 IEEE Symposium on Advanced Research in Asynchronous Circuits and Systems.

[3]  Sarma B. K. Vrudhula,et al.  A design of a fast and area efficient multi-input Muller C-element , 1993, IEEE Trans. Very Large Scale Integr. Syst..

[4]  Scott A. Brandt,et al.  NULL Convention Logic/sup TM/: a complete and consistent logic for asynchronous digital circuit synthesis , 1996, Proceedings of International Conference on Application Specific Systems, Architectures and Processors: ASAP '96.