Real-Time Image Processing is the key work in robot vision. With the limitation of the hardware technique, many algorithm-oriented firmware systems were designed in the past. But their architectures were not flexible enough to achieve a multi- algorithm development system. Because of the rapid development of microelectronics technique, many high performance DSP chips and high density FPGA chips have come to life, and this makes it possible to construct a more flexible architecture in real-time image processing system. In this paper, a Double DSP General Image Processing System (DDGIPS) is concerned. We try to construct a two-DSP-based FPGA-computational system with two TMS320C6201s. The TMS320C6x devices are fixed-point processors based on the advanced VLIW CPU, which has eight functional units, including two multipliers and six arithmetic logic units. These features make C6x a good candidate for a general purpose system. In our system, the two TMS320C6210s each has a local memory space, and they also have a shared system memory space which enable them to intercommunicate and exchange data efficiently. At the same time, they can be directly interconnected in star- shaped architecture. All of these are under the control of FPGA group. As the core of the system, FPGA plays a very important role: it takes charge of DPS control, DSP communication, memory space access arbitration and the communication between the system and the host machine. And taking advantage of reconfiguring FPGA, all of the interconnection between the two DSP or between DSP and FPGA can be changed. In this way, users can easily rebuild the real-time image processing system according to the data stream and the task of the application and gain great flexibility.
[1]
Ralph Wittig,et al.
OneChip: an FPGA processor with reconfigurable logic
,
1996,
1996 Proceedings IEEE Symposium on FPGAs for Custom Computing Machines.
[2]
Daniel P. Lopresti,et al.
Building and using a highly parallel programmable logic array
,
1991,
Computer.
[3]
Harvey F. Silverman,et al.
Processor reconfiguration through instruction-set metamorphosis
,
1993,
Computer.
[4]
André DeHon,et al.
DPGA-coupled microprocessors: commodity ICs for the early 21st Century
,
1994,
Proceedings of IEEE Workshop on FPGA's for Custom Computing Machines.
[5]
Daniel P. Lopresti,et al.
SPLASH: A Reconfigurable Linear Logic Array
,
1990,
ICPP.
[6]
John Wawrzynek,et al.
Garp: a MIPS processor with a reconfigurable coprocessor
,
1997,
Proceedings. The 5th Annual IEEE Symposium on Field-Programmable Custom Computing Machines Cat. No.97TB100186).