Reduced parasitic capacitances analysis of nanoscale vertical MOSFET
暂无分享,去创建一个
[1] Ismail Saad,et al. Self-aligned vertical double-gate MOSFET (VDGM) with the oblique rotating ion implantation (ORI) method , 2008, Microelectron. J..
[2] Christopher Patrick Auth. Physics and technology of vertical surrounding gate MOSFETs , 1998 .
[3] Steve Hall,et al. Reduction of parasitic capacitance in vertical MOSFETs by spacer local oxidation , 2003 .
[4] Yao-Wen Chang,et al. Charge-based capacitance measurement for bias-dependent capacitance , 2006 .
[5] N. D. Arora,et al. Effects of source/drain implants on short-channel MOSFET I-V and C-V characteristics , 1995 .
[6] Steve Hall,et al. Single, double and surround gate vertical MOSFETs with reduced parasitic capacitance , 2004 .
[7] U. Langmann,et al. Short-channel vertical sidewall MOSFETs , 2001 .
[8] A. Fox,et al. Vertical silicon MOSFETs based on selective epitaxial growth , 2000, ASDAM 2000. Conference Proceedings. Third International EuroConference on Advanced Semiconductor Devices and Microsystems (Cat. No.00EX386).
[9] T. Nigam,et al. The vertical replacement-gate (VRG) MOSFET , 2002 .
[10] Peter Kordos,et al. Vertical p-MOSFETs with gate oxide deposition before selective epitaxial growth , 1999 .