A single‐bit continuous‐time delta‐sigma modulator using clock‐jitter and inter‐symbol‐interference suppression technique
暂无分享,去创建一个
[1] W. Martin Snelgrove,et al. Continuous-time delta-sigma modulators for high-speed a/d conversion , 2013 .
[2] W. Snelgrove,et al. Clock jitter and quantizer metastability in continuous-time delta-sigma modulators , 1999 .
[3] Kostas Doris,et al. High-speed Digital to Analog Converter issues with applications to Sigma Delta Modulators , 2002 .
[4] K Kostas Doris. High-speed D/A converters : from analysis and synthesis concepts to IC implementation , 2004 .
[5] Gabor C. Temes,et al. Understanding Delta-Sigma Data Converters , 2004 .
[6] Maurits Ortmanns,et al. Continuous time sigma-delta A/D conversion : fundamentals, performance limits and robust implementations , 2006 .
[7] Michiel Steyaert,et al. A continuous-time delta-sigma modulator for 802.11a/b/g WLAN implemented with a hierarchical bottom-up optimization methodology , 2008, 2006 13th IEEE International Conference on Electronics, Circuits and Systems.
[8] C. Holuigue,et al. A 14b 20mW 640MHz CMOS CT /spl Delta//spl Sigma/ ADC with 20MHz Signal Bandwidth and 12b ENOB , 2006, 2006 IEEE International Solid State Circuits Conference - Digest of Technical Papers.
[9] C. Holuigue,et al. A 20-mW 640-MHz CMOS Continuous-Time $\Sigma\Delta$ ADC With 20-MHz Signal Bandwidth, 80-dB Dynamic Range and 12-bit ENOB , 2006, IEEE Journal of Solid-State Circuits.
[10] Zhimin Li,et al. A 14 Bit Continuous-Time Delta-Sigma A/D Modulator With 2.5 MHz Signal Bandwidth , 2007, IEEE Journal of Solid-State Circuits.
[11] Michiel Steyaert,et al. A Design-Optimized Continuous-Time Delta–Sigma ADC for WLAN Applications , 2007, IEEE Transactions on Circuits and Systems I: Regular Papers.
[12] Shervin Erfani,et al. Design of a wideband low-power continuous-time ΣΔ modulator in 90 nm CMOS technology , 2008 .
[13] Bob Adams,et al. A 108dB SNR 1.1mW Oversampling Audio DAC with a Three-Level DEM Technique , 2008, 2008 IEEE International Solid-State Circuits Conference - Digest of Technical Papers.
[14] Hou-Ming Chen,et al. A Multiphase-Output Delay-Locked Loop With a Novel Start-Controlled Phase/Frequency Detector , 2008, IEEE Transactions on Circuits and Systems I: Regular Papers.
[15] Michiel Steyaert,et al. A continuous-time delta-sigma modulator for 802.11a/b/g WLAN implemented with a hierarchical bottom-up optimization methodology , 2008 .
[16] K. Nguyen,et al. A 108 dB SNR, 1.1 mW Oversampling Audio DAC With A Three-level DEM Technique , 2008, IEEE Journal of Solid-State Circuits.
[17] Shanthi Pavan,et al. Excess Loop Delay Compensation in Continuous-Time Delta-Sigma Modulators , 2008, IEEE Transactions on Circuits and Systems II: Express Briefs.
[18] Lars Sundström,et al. Design and Measurement of a CT � ADC With Switched-Capacitor Switched-Resistor Feedback , 2009 .
[19] Lars Sundström,et al. Design and Measurement of a CT $\Delta\Sigma$ ADC With Switched-Capacitor Switched-Resistor Feedback , 2009, IEEE Journal of Solid-State Circuits.
[20] Peiman Aliparast,et al. Very high-speed and high-accuracy current-steering CMOS D/A converter using a novel 3-D decoder , 2009 .
[21] Zhiliang Hong,et al. A 9‐mW Continuous‐time Hybrid Active–Passive ΣΔ Modulator with 84‐dB Dynamic Range , 2010 .
[22] Akira Matsuzawa,et al. A Fifth-Order Continuous-Time Delta-Sigma Modulator With Single-Opamp Resonator , 2010, IEEE Journal of Solid-State Circuits.
[23] Zoya Popovic,et al. Circuit Approaches to Nonlinear-ISI Mitigation in Noise-Shaped Bandpass D/A Conversion , 2010, IEEE Transactions on Circuits and Systems I: Regular Papers.
[24] Debasish Behera,et al. A 16MHz BW 75dB DR CT ΔΣ ADC compensated for more than one cycle excess loop delay , 2011, 2011 IEEE Custom Integrated Circuits Conference (CICC).
[25] John G. Kauffman,et al. An 8.5 mW Continuous-Time $\Delta \Sigma $ Modulator With 25 MHz Bandwidth Using Digital Background DAC Linearization to Achieve 63.5 dB SNDR and 81 dB SFDR , 2011, IEEE Journal of Solid-State Circuits.
[26] Mounir Fares,et al. Digital Approaches to ISI-Mitigation in High-Resolution Oversampled Multi-Level D/A Converters , 2011, IEEE Journal of Solid-State Circuits.
[27] Esmaeil Najafi Aghdam,et al. Dynamic element matching using simultaneity tow different techniques for multibit Delta Sigma Modulator , 2011, 2011 19th Iranian Conference on Electrical Engineering.
[28] M. Bolatkale,et al. A 4 GHz Continuous-Time $\Delta\Sigma$ ADC With 70 dB DR and $-$74 dBFS THD in 125 MHz BW , 2011, IEEE Journal of Solid-State Circuits.
[29] Ko-Chi Kuo,et al. A 120-420 MHz delay-locked loop with multi-band voltage-controlled delay unit , 2012, Int. J. Circuit Theory Appl..
[30] Debasish Behera,et al. A 16 MHz BW 75 dB DR CT $\Delta\Sigma$ ADC Compensated for More Than One Cycle Excess Loop Delay , 2012, IEEE Journal of Solid-State Circuits.
[31] Izzet Kale,et al. A Continuous-Time Delta-Sigma Modulator for RF Subsampling Receivers , 2012, IEEE Transactions on Circuits and Systems II: Express Briefs.
[32] Gabor C. Temes,et al. A 75-dB SNDR, 5-MHz Bandwidth Stage-Shared 2-2 MASH ΔΣ Modulator Dissipating 16 mW Power. , 2012 .
[33] Patrick Satarzadeh,et al. A 20mW 61dB SNDR (60MHz BW) 1b 3rd-order continuous-time delta-sigma modulator clocked at 6GHz in 45nm CMOS , 2012, 2012 IEEE International Solid-State Circuits Conference.
[34] Michael P. Flynn,et al. A 12mW low-power continuous-time bandpass ΔΣ modulator with 58dB SNDR and 24MHz bandwidth at 200MHz IF , 2012, 2012 IEEE International Solid-State Circuits Conference.
[35] Shanthi Pavan,et al. Analysis and Design of a High Speed Continuous-time $\Delta\Sigma$ Modulator Using the Assisted Opamp Technique , 2012, IEEE Journal of Solid-State Circuits.
[36] Shanthi Pavan,et al. Device Noise in Continuous-Time Oversampling Converters , 2012, IEEE Transactions on Circuits and Systems I: Regular Papers.
[37] Gabor C. Temes,et al. A 75-dB SNDR, 5-MHz Bandwidth Stage-Shared 2–2 MASH $\Delta \Sigma$ Modulator Dissipating 16 mW Power , 2012, IEEE Transactions on Circuits and Systems I: Regular Papers.
[38] Shanthi Pavan,et al. Design Techniques for Wideband Single-Bit Continuous-Time $\Delta\Sigma$ Modulators With FIR Feedback DACs , 2012, IEEE Journal of Solid-State Circuits.
[39] Ana Rusu,et al. On Continuous-Time Incremental $\Sigma\Delta$ ADCs With Extended Range , 2013, IEEE Transactions on Instrumentation and Measurement.
[40] Mohammad Yavari,et al. A 13 bit 10 MHz bandwidth MASH 3-2 Σ∆ modulator in 90 nm CMOS , 2013, Int. J. Circuit Theory Appl..
[41] Shanthi Pavan,et al. Continuous-Time $\Delta \Sigma $ Modulators With Improved Linearity and Reduced Clock Jitter Sensitivity Using the Switched-Capacitor Return-to-Zero DAC , 2013, IEEE Journal of Solid-State Circuits.
[42] John G. Kauffman,et al. A 67dB DR 50MHz BW CT Delta Sigma modulator achieving 207 fJ/conv , 2013, 2013 IEEE Asian Solid-State Circuits Conference (A-SSCC).
[43] Georges Gielen,et al. 40 MHz-BW continuous-timeΔΣmodulator with capacitive local feedback and current-sharing OTA , 2013 .
[44] A. Essawy,et al. A low voltage inverter-based continuous-time sigma delta analog-to-digital converter in 65nm CMOS technology , 2014, 2014 IEEE Faible Tension Faible Consommation.
[45] Shanthi Pavan. Continuous-Time Delta-Sigma Modulator Design Using the Method of Moments , 2014, IEEE Transactions on Circuits and Systems I: Regular Papers.
[46] Shanthi Pavan,et al. Design Techniques for Continuous-Time ΔΣ Modulators With Embedded Active Filtering , 2014, IEEE Journal of Solid-State Circuits.
[47] Stacy Ho,et al. A 23mW, 73dB dynamic range, 80MHz BW continuous-time delta-sigma modulator in 20nm CMOS , 2014, 2014 Symposium on VLSI Circuits Digest of Technical Papers.
[48] Young-Kyun Cho,et al. Design and measurement of 500-MS/s ΣΔ modulator with half-delayed return-to-zero feedback DAC , 2014, 2014 9th European Microwave Integrated Circuit Conference.
[49] Michael P. Flynn,et al. A 12 mW Low Power Continuous-Time Bandpass ΔΣ Modulator With 58 dB SNDR and 24 MHz Bandwidth at 200 MHz IF , 2014, IEEE Journal of Solid-State Circuits.
[50] Stacy Ho,et al. A 23 mW, 73 dB Dynamic Range, 80 MHz BW Continuous-Time Delta-Sigma Modulator in 20 nm CMOS , 2015, IEEE Journal of Solid-State Circuits.
[51] Saeed Saeedi,et al. Edge-combining multi-phase DLL frequency multiplier with reduced static phase offset and linearized delay transfer curve , 2015 .
[52] Young-Kyun Cho,et al. Single op-amp second-order loop filter for continuous-time delta–sigma modulators , 2015 .
[53] Shao-Ku Kao,et al. A self-calibrated delay-locked loop with low static phase error , 2016, Int. J. Circuit Theory Appl..
[54] Mohammad Yavari,et al. A wideband time-based continuous-time sigma-delta modulator with 2nd order noise-coupling based on passive elements , 2016, Int. J. Circuit Theory Appl..
[55] Saul Rodriguez,et al. On Continuous-Time Incremental ΣΔ ADCs With Extended Range , 2022 .