Composite transistor Cell using Dynamic Body Bias for High gain and Low-voltage Applications

In this work, a new composite transistor cell using dynamic body bias technique is proposed. This cell is based on self cascode topology. The key attractive feature of the proposed cell is that body effect is utilized to realize asymmetric threshold voltage self cascode structure. The proposed cell has nearly four times higher output impedance than its conventional version. Dynamic body bias technique increases the intrinsic gain of the proposed cell by 11.17 dB. Analytical formulation for output impedance and intrinsic gain parameters of the proposed cell has been derived using small signal analysis. The proposed cell can operate at low power supply voltage of 1 V and consumes merely 43.1 nW. PSpice simulation results using 180 nm CMOS technology from Taiwan Semiconductor Manufacturing Company (TSMC) are included to prove the unique results. The proposed cell could constitute an efficient analog Very Large Scale Integration (VLSI) cell library in the design of high gain analog integrated circuits and is particularly interesting for biomedical and instrumentation applications requiring low-voltage low-power operation capability where the processing signal frequency is very low.

[1]  Carlos Galup-Montoro,et al.  Series-parallel association of FET's for high gain and high frequency applications , 1994, IEEE J. Solid State Circuits.

[2]  Mohamad Sawan,et al.  Reliable Circuit Techniques for Low-Voltage Analog Design in Deep Submicron Standard CMOS: A Tutorial , 2004 .

[3]  David J. Comer,et al.  A high-gain complementary metal-oxide semiconductor op amp using composite cascode stages , 2010 .

[4]  Masanori Hashimoto,et al.  Supply Noise Suppression by Triple-Well Structure , 2013, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.

[5]  Willy Sansen Noise performance of elementary transistor stages , 2006 .

[6]  Ahlad Kumar Split length FGMOS MOS cell: a new block for low voltage applications , 2013 .

[7]  T. Sugimoto,et al.  A 1.5 V, 4.1 mW dual channel audio delta-sigma D/A converter , 1998, 1998 IEEE International Solid-State Circuits Conference. Digest of Technical Papers, ISSCC. First Edition (Cat. No.98CH36156).

[8]  Jeffrey Bokor,et al.  Dynamic threshold-voltage MOSFET (DTMOS) for ultra-low voltage VLSI , 1997 .

[9]  Donald T. Comer,et al.  The utility of the composite cascode in analog CMOS design , 2004 .

[10]  P.R. Kinget Device mismatch and tradeoffs in the design of analog circuits , 2005, IEEE Journal of Solid-State Circuits.

[11]  Fabian Khateb,et al.  A Survey of Non-conventional Techniques for Low-voltage Low-power Analog Circuit Design , 2013 .

[12]  Jean-Pierre Colinge,et al.  Temperature dependence of DTMOS transistor characteristics , 2004 .

[13]  Nam-Soo Kim,et al.  Analogue circuit design methodology using self-cascode structures , 2013 .