Composite transistor Cell using Dynamic Body Bias for High gain and Low-voltage Applications
暂无分享,去创建一个
[1] Carlos Galup-Montoro,et al. Series-parallel association of FET's for high gain and high frequency applications , 1994, IEEE J. Solid State Circuits.
[2] Mohamad Sawan,et al. Reliable Circuit Techniques for Low-Voltage Analog Design in Deep Submicron Standard CMOS: A Tutorial , 2004 .
[3] David J. Comer,et al. A high-gain complementary metal-oxide semiconductor op amp using composite cascode stages , 2010 .
[4] Masanori Hashimoto,et al. Supply Noise Suppression by Triple-Well Structure , 2013, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.
[5] Willy Sansen. Noise performance of elementary transistor stages , 2006 .
[6] Ahlad Kumar. Split length FGMOS MOS cell: a new block for low voltage applications , 2013 .
[7] T. Sugimoto,et al. A 1.5 V, 4.1 mW dual channel audio delta-sigma D/A converter , 1998, 1998 IEEE International Solid-State Circuits Conference. Digest of Technical Papers, ISSCC. First Edition (Cat. No.98CH36156).
[8] Jeffrey Bokor,et al. Dynamic threshold-voltage MOSFET (DTMOS) for ultra-low voltage VLSI , 1997 .
[9] Donald T. Comer,et al. The utility of the composite cascode in analog CMOS design , 2004 .
[10] P.R. Kinget. Device mismatch and tradeoffs in the design of analog circuits , 2005, IEEE Journal of Solid-State Circuits.
[11] Fabian Khateb,et al. A Survey of Non-conventional Techniques for Low-voltage Low-power Analog Circuit Design , 2013 .
[12] Jean-Pierre Colinge,et al. Temperature dependence of DTMOS transistor characteristics , 2004 .
[13] Nam-Soo Kim,et al. Analogue circuit design methodology using self-cascode structures , 2013 .