Analysis of Thermal Stress and Its Influence on Carrier Mobility in Three-Dimensional Microelectronic Chip Stack
暂无分享,去创建一个
[1] Yu‐Lin Shen. Combined effects of microvoids and phase contiguity on the thermal expansion of metal-ceramic composites , 1997 .
[2] Seungbae Park,et al. Three-Dimensional and 2.5 Dimensional Interconnection Technology: State of the Art , 2014 .
[3] Leila Ladani,et al. Numerical analysis of thermo-mechanical reliability of through silicon vias (TSVs) and solder interconnects in 3-dimensional integrated circuits , 2010 .
[4] Kin Leong Pey,et al. A study of thermo-mechanical stress and its impact on through-silicon vias , 2008 .
[5] Reliable Design of Electroplated Copper Through Silicon Vias , 2010 .
[6] K. N. Tu,et al. Reliability challenges in 3D IC packaging technology , 2011, Microelectron. Reliab..
[7] Alain C. Diebold,et al. Applying x-ray microscopy and finite element modeling to identify the mechanism of stress-assisted void growth in through-silicon vias , 2011 .
[8] Modeling of Thermally Induced Stresses in Three-Dimensional Bonded Integrated Circuit Wafers , 2011 .
[9] S.-H. Hwang,et al. Measurement of stresses in Cu and Si around through-silicon via by synchrotron X-ray microdiffraction for 3-dimensional integrated circuits , 2012, Microelectron. Reliab..
[10] Suk-kyu Ryu,et al. Impact of Near-Surface Thermal Stresses on Interfacial Reliability of Through-Silicon Vias for 3-D Interconnects , 2011, IEEE Transactions on Device and Materials Reliability.
[11] Xi Liu,et al. Failure analysis of through-silicon vias in free-standing wafer under thermal-shock test , 2013, Microelectron. Reliab..
[12] John H. Lau,et al. Overview and Outlook of Three-Dimensional Integrated Circuit Packaging, Three-Dimensional Si Integration, and Three-Dimensional Integrated Circuit Integration , 2014 .
[13] Y.-L. Shen,et al. Numerical study of ductile failure morphology in solder joints under fast loading conditions , 2010, Microelectronics Reliability.
[14] S. Kandlikar. Review and Projections of Integrated Cooling Systems for Three-Dimensional Integrated Circuits , 2014 .
[15] Nikhilesh Chawla,et al. Nanoindentation of rare earth-Sn intermetallics in Pb-free solders , 2010 .
[16] Praveen Kumar,et al. Interface-related reliability challenges in 3-D interconnect systems with through-silicon vias , 2011 .
[17] Yu-Lin Shen,et al. Analysis of misalignment-induced deformation in three-dimensional semiconductor chip stacks , 2014 .
[18] Young‐Chang Joo,et al. Electrical and Mechanical Properties of Through-Silicon Vias and Bonding Layers in Stacked Wafers for 3D Integrated Circuits , 2012, Journal of Electronic Materials.
[19] Tengfei Jiang,et al. Measurement and analysis of thermal stresses in 3D integrated structures containing through-silicon-vias , 2013, Microelectron. Reliab..
[20] Yi-Shao Lai,et al. Stress–Strain Characteristics of Tin-Based Solder Alloys for Drop-Impact Modeling , 2008 .
[21] Yu-Lin Shen,et al. Externally constrained plastic flow in miniaturized metallic structures: A continuum-based approach to thin films, lines, and joints , 2008 .
[22] V. Moroz,et al. Performanace and reliability analysis of 3D-integration structures employing Through Silicon Via (TSV) , 2009, 2009 IEEE International Reliability Physics Symposium.
[23] Cheng-Kok Koh,et al. Analytical estimates of stress around a doubly periodic arrangement of through-silicon vias , 2013, Microelectron. Reliab..
[24] M. Hsieh,et al. FEA modeling and DOE analysis for design optimization of 3D-WLP , 2008, 2008 2nd Electronics System-Integration Technology Conference.
[25] Yu-Lin Shen,et al. Constitutive response of passivated copper films to thermal cycling , 2003 .
[26] Y.-L. Shen,et al. Misalignment induced shear deformation in 3D chip stacking: A parametric numerical assessment , 2013, Microelectron. Reliab..
[27] C. Selvanayagam,et al. Nonlinear Thermal Stress/Strain Analyses of Copper Filled TSV (Through Silicon Via) and Their Flip-Chip Microbumps , 2009, IEEE Transactions on Advanced Packaging.
[28] S. Thompson,et al. Uniaxial-process-induced strained-Si: extending the CMOS roadmap , 2006, IEEE Transactions on Electron Devices.
[29] Y.-L. Shen,et al. Thermal expansion behavior of through-silicon-via structures in three-dimensional microelectronic packaging , 2012, Microelectron. Reliab..
[30] Jing Zhang,et al. Thermal stresses in 3D IC inter-wafer interconnects , 2005 .
[31] Yu-Lin Shen,et al. Constrained Deformation of Materials , 2010 .
[32] Sesh Ramaswami,et al. Material, Process and Geometry Effects on Through-Silicon Via Reliability and Isolation , 2010 .
[33] K. Chiang,et al. Strength evaluation of silicon die for 3D chip stacking packages using ABF as dielectric and barrier layer in through-silicon via , 2010 .
[34] Yuan Li,et al. Design Guidance for the Mechanical Reliability of Low-K Flip Chip BGA Package , 2004 .